2 * (C) Copyright 2015 Google, Inc
4 * SPDX-License-Identifier: GPL-2.0
9 #include <clk-uclass.h>
11 #include <dt-structs.h>
16 #include <asm/arch/clock.h>
17 #include <asm/arch/cru_rk3288.h>
18 #include <asm/arch/grf_rk3288.h>
19 #include <asm/arch/hardware.h>
20 #include <dt-bindings/clock/rk3288-cru.h>
21 #include <dm/device-internal.h>
23 #include <dm/uclass-internal.h>
24 #include <linux/log2.h>
26 DECLARE_GLOBAL_DATA_PTR;
28 struct rk3288_clk_plat {
29 #if CONFIG_IS_ENABLED(OF_PLATDATA)
30 struct dtd_rockchip_rk3288_cru dtd;
41 VCO_MAX_HZ = 2200U * 1000000,
42 VCO_MIN_HZ = 440 * 1000000,
43 OUTPUT_MAX_HZ = 2200U * 1000000,
44 OUTPUT_MIN_HZ = 27500000,
45 FREF_MAX_HZ = 2200U * 1000000,
46 FREF_MIN_HZ = 269 * 1000,
57 PLL_BWADJ_MASK = 0x0fff,
63 CORE_SEL_PLL_SHIFT = 15,
64 CORE_SEL_PLL_MASK = 1 << CORE_SEL_PLL_SHIFT,
66 A17_DIV_MASK = 0x1f << A17_DIV_SHIFT,
68 MP_DIV_MASK = 0xf << MP_DIV_SHIFT,
70 M0_DIV_MASK = 0xf << M0_DIV_SHIFT,
72 /* CLKSEL1: pd bus clk pll sel: codec or general */
73 PD_BUS_SEL_PLL_MASK = 15,
77 /* pd bus pclk div: pclk = pd_bus_aclk /(div + 1) */
78 PD_BUS_PCLK_DIV_SHIFT = 12,
79 PD_BUS_PCLK_DIV_MASK = 7 << PD_BUS_PCLK_DIV_SHIFT,
81 /* pd bus hclk div: aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1 */
82 PD_BUS_HCLK_DIV_SHIFT = 8,
83 PD_BUS_HCLK_DIV_MASK = 3 << PD_BUS_HCLK_DIV_SHIFT,
85 /* pd bus aclk div: pd_bus_aclk = pd_bus_src_clk /(div0 * div1) */
86 PD_BUS_ACLK_DIV0_SHIFT = 3,
87 PD_BUS_ACLK_DIV0_MASK = 0x1f << PD_BUS_ACLK_DIV0_SHIFT,
88 PD_BUS_ACLK_DIV1_SHIFT = 0,
89 PD_BUS_ACLK_DIV1_MASK = 0x7 << PD_BUS_ACLK_DIV1_SHIFT,
93 * peripheral bus pclk div:
94 * aclk_bus: pclk_bus = 1:1 or 2:1 or 4:1 or 8:1
96 PERI_SEL_PLL_SHIFT = 15,
97 PERI_SEL_PLL_MASK = 1 << PERI_SEL_PLL_SHIFT,
101 PERI_PCLK_DIV_SHIFT = 12,
102 PERI_PCLK_DIV_MASK = 3 << PERI_PCLK_DIV_SHIFT,
104 /* peripheral bus hclk div: aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1 */
105 PERI_HCLK_DIV_SHIFT = 8,
106 PERI_HCLK_DIV_MASK = 3 << PERI_HCLK_DIV_SHIFT,
109 * peripheral bus aclk div:
110 * aclk_periph = periph_clk_src / (peri_aclk_div_con + 1)
112 PERI_ACLK_DIV_SHIFT = 0,
113 PERI_ACLK_DIV_MASK = 0x1f << PERI_ACLK_DIV_SHIFT,
118 * clk_saradc=24MHz/(saradc_div_con+1)
120 CLK_SARADC_DIV_CON_SHIFT = 8,
121 CLK_SARADC_DIV_CON_MASK = GENMASK(15, 8),
122 CLK_SARADC_DIV_CON_WIDTH = 8,
124 SOCSTS_DPLL_LOCK = 1 << 5,
125 SOCSTS_APLL_LOCK = 1 << 6,
126 SOCSTS_CPLL_LOCK = 1 << 7,
127 SOCSTS_GPLL_LOCK = 1 << 8,
128 SOCSTS_NPLL_LOCK = 1 << 9,
131 #define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1))
133 #define PLL_DIVISORS(hz, _nr, _no) {\
134 .nr = _nr, .nf = (u32)((u64)hz * _nr * _no / OSC_HZ), .no = _no};\
135 _Static_assert(((u64)hz * _nr * _no / OSC_HZ) * OSC_HZ /\
136 (_nr * _no) == hz, #hz "Hz cannot be hit with PLL "\
137 "divisors on line " __stringify(__LINE__));
139 /* Keep divisors as low as possible to reduce jitter and power usage */
140 static const struct pll_div apll_init_cfg = PLL_DIVISORS(APLL_HZ, 1, 1);
141 static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2);
142 static const struct pll_div cpll_init_cfg = PLL_DIVISORS(CPLL_HZ, 1, 2);
144 static int rkclk_set_pll(struct rk3288_cru *cru, enum rk_clk_id clk_id,
145 const struct pll_div *div)
147 int pll_id = rk_pll_id(clk_id);
148 struct rk3288_pll *pll = &cru->pll[pll_id];
149 /* All PLLs have same VCO and output frequency range restrictions. */
150 uint vco_hz = OSC_HZ / 1000 * div->nf / div->nr * 1000;
151 uint output_hz = vco_hz / div->no;
153 debug("PLL at %x: nf=%d, nr=%d, no=%d, vco=%u Hz, output=%u Hz\n",
154 (uint)pll, div->nf, div->nr, div->no, vco_hz, output_hz);
155 assert(vco_hz >= VCO_MIN_HZ && vco_hz <= VCO_MAX_HZ &&
156 output_hz >= OUTPUT_MIN_HZ && output_hz <= OUTPUT_MAX_HZ &&
157 (div->no == 1 || !(div->no % 2)));
160 rk_setreg(&pll->con3, 1 << PLL_RESET_SHIFT);
162 rk_clrsetreg(&pll->con0, CLKR_MASK | PLL_OD_MASK,
163 ((div->nr - 1) << CLKR_SHIFT) | (div->no - 1));
164 rk_clrsetreg(&pll->con1, CLKF_MASK, div->nf - 1);
165 rk_clrsetreg(&pll->con2, PLL_BWADJ_MASK, (div->nf >> 1) - 1);
169 /* return from reset */
170 rk_clrreg(&pll->con3, 1 << PLL_RESET_SHIFT);
175 static int rkclk_configure_ddr(struct rk3288_cru *cru, struct rk3288_grf *grf,
178 static const struct pll_div dpll_cfg[] = {
179 {.nf = 25, .nr = 2, .no = 1},
180 {.nf = 400, .nr = 9, .no = 2},
181 {.nf = 500, .nr = 9, .no = 2},
182 {.nf = 100, .nr = 3, .no = 1},
190 case 533000000: /* actually 533.3P MHz */
193 case 666000000: /* actually 666.6P MHz */
200 debug("Unsupported SDRAM frequency");
204 /* pll enter slow-mode */
205 rk_clrsetreg(&cru->cru_mode_con, DPLL_MODE_MASK,
206 DPLL_MODE_SLOW << DPLL_MODE_SHIFT);
208 rkclk_set_pll(cru, CLK_DDR, &dpll_cfg[cfg]);
210 /* wait for pll lock */
211 while (!(readl(&grf->soc_status[1]) & SOCSTS_DPLL_LOCK))
214 /* PLL enter normal-mode */
215 rk_clrsetreg(&cru->cru_mode_con, DPLL_MODE_MASK,
216 DPLL_MODE_NORMAL << DPLL_MODE_SHIFT);
221 #ifndef CONFIG_SPL_BUILD
222 #define VCO_MAX_KHZ 2200000
223 #define VCO_MIN_KHZ 440000
224 #define FREF_MAX_KHZ 2200000
225 #define FREF_MIN_KHZ 269
227 static int pll_para_config(ulong freq_hz, struct pll_div *div, uint *ext_div)
229 uint ref_khz = OSC_HZ / 1000, nr, nf = 0;
231 uint diff_khz, best_diff_khz;
232 const uint max_nr = 1 << 6, max_nf = 1 << 12, max_no = 1 << 4;
235 uint freq_khz = freq_hz / 1000;
238 printf("%s: the frequency can not be 0 Hz\n", __func__);
242 no = DIV_ROUND_UP(VCO_MIN_KHZ, freq_khz);
244 *ext_div = DIV_ROUND_UP(no, max_no);
245 no = DIV_ROUND_UP(no, *ext_div);
248 /* only even divisors (and 1) are supported */
250 no = DIV_ROUND_UP(no, 2) * 2;
252 vco_khz = freq_khz * no;
256 if (vco_khz < VCO_MIN_KHZ || vco_khz > VCO_MAX_KHZ || no > max_no) {
257 printf("%s: Cannot find out a supported VCO for Frequency (%luHz).\n",
264 best_diff_khz = vco_khz;
265 for (nr = 1; nr < max_nr && best_diff_khz; nr++) {
266 fref_khz = ref_khz / nr;
267 if (fref_khz < FREF_MIN_KHZ)
269 if (fref_khz > FREF_MAX_KHZ)
272 nf = vco_khz / fref_khz;
275 diff_khz = vco_khz - nf * fref_khz;
276 if (nf + 1 < max_nf && diff_khz > fref_khz / 2) {
278 diff_khz = fref_khz - diff_khz;
281 if (diff_khz >= best_diff_khz)
284 best_diff_khz = diff_khz;
289 if (best_diff_khz > 4 * 1000) {
290 printf("%s: Failed to match output frequency %lu, difference is %u Hz, exceed 4MHZ\n",
291 __func__, freq_hz, best_diff_khz * 1000);
298 static int rockchip_mac_set_clk(struct rk3288_cru *cru,
299 int periph, uint freq)
301 /* Assuming mac_clk is fed by an external clock */
302 rk_clrsetreg(&cru->cru_clksel_con[21],
304 RMII_EXTCLK_SELECT_EXT_CLK << RMII_EXTCLK_SHIFT);
309 static int rockchip_vop_set_clk(struct rk3288_cru *cru, struct rk3288_grf *grf,
310 int periph, unsigned int rate_hz)
312 struct pll_div npll_config = {0};
316 ret = pll_para_config(rate_hz, &npll_config, &lcdc_div);
320 rk_clrsetreg(&cru->cru_mode_con, NPLL_MODE_MASK,
321 NPLL_MODE_SLOW << NPLL_MODE_SHIFT);
322 rkclk_set_pll(cru, CLK_NEW, &npll_config);
324 /* waiting for pll lock */
326 if (readl(&grf->soc_status[1]) & SOCSTS_NPLL_LOCK)
331 rk_clrsetreg(&cru->cru_mode_con, NPLL_MODE_MASK,
332 NPLL_MODE_NORMAL << NPLL_MODE_SHIFT);
334 /* vop dclk source clk: npll,dclk_div: 1 */
337 rk_clrsetreg(&cru->cru_clksel_con[27], 0xff << 8 | 3 << 0,
338 (lcdc_div - 1) << 8 | 2 << 0);
341 rk_clrsetreg(&cru->cru_clksel_con[29], 0xff << 8 | 3 << 6,
342 (lcdc_div - 1) << 8 | 2 << 6);
348 #endif /* CONFIG_SPL_BUILD */
350 static void rkclk_init(struct rk3288_cru *cru, struct rk3288_grf *grf)
356 /* pll enter slow-mode */
357 rk_clrsetreg(&cru->cru_mode_con,
358 GPLL_MODE_MASK | CPLL_MODE_MASK,
359 GPLL_MODE_SLOW << GPLL_MODE_SHIFT |
360 CPLL_MODE_SLOW << CPLL_MODE_SHIFT);
363 rkclk_set_pll(cru, CLK_GENERAL, &gpll_init_cfg);
364 rkclk_set_pll(cru, CLK_CODEC, &cpll_init_cfg);
366 /* waiting for pll lock */
367 while ((readl(&grf->soc_status[1]) &
368 (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK)) !=
369 (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK))
373 * pd_bus clock pll source selection and
374 * set up dependent divisors for PCLK/HCLK and ACLK clocks.
376 aclk_div = GPLL_HZ / PD_BUS_ACLK_HZ - 1;
377 assert((aclk_div + 1) * PD_BUS_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
378 hclk_div = PD_BUS_ACLK_HZ / PD_BUS_HCLK_HZ - 1;
379 assert((hclk_div + 1) * PD_BUS_HCLK_HZ ==
380 PD_BUS_ACLK_HZ && (hclk_div < 0x4) && (hclk_div != 0x2));
382 pclk_div = PD_BUS_ACLK_HZ / PD_BUS_PCLK_HZ - 1;
383 assert((pclk_div + 1) * PD_BUS_PCLK_HZ ==
384 PD_BUS_ACLK_HZ && pclk_div < 0x7);
386 rk_clrsetreg(&cru->cru_clksel_con[1],
387 PD_BUS_PCLK_DIV_MASK | PD_BUS_HCLK_DIV_MASK |
388 PD_BUS_ACLK_DIV0_MASK | PD_BUS_ACLK_DIV1_MASK,
389 pclk_div << PD_BUS_PCLK_DIV_SHIFT |
390 hclk_div << PD_BUS_HCLK_DIV_SHIFT |
391 aclk_div << PD_BUS_ACLK_DIV0_SHIFT |
395 * peri clock pll source selection and
396 * set up dependent divisors for PCLK/HCLK and ACLK clocks.
398 aclk_div = GPLL_HZ / PERI_ACLK_HZ - 1;
399 assert((aclk_div + 1) * PERI_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
401 hclk_div = ilog2(PERI_ACLK_HZ / PERI_HCLK_HZ);
402 assert((1 << hclk_div) * PERI_HCLK_HZ ==
403 PERI_ACLK_HZ && (hclk_div < 0x4));
405 pclk_div = ilog2(PERI_ACLK_HZ / PERI_PCLK_HZ);
406 assert((1 << pclk_div) * PERI_PCLK_HZ ==
407 PERI_ACLK_HZ && (pclk_div < 0x4));
409 rk_clrsetreg(&cru->cru_clksel_con[10],
410 PERI_PCLK_DIV_MASK | PERI_HCLK_DIV_MASK |
412 PERI_SEL_GPLL << PERI_SEL_PLL_SHIFT |
413 pclk_div << PERI_PCLK_DIV_SHIFT |
414 hclk_div << PERI_HCLK_DIV_SHIFT |
415 aclk_div << PERI_ACLK_DIV_SHIFT);
417 /* PLL enter normal-mode */
418 rk_clrsetreg(&cru->cru_mode_con,
419 GPLL_MODE_MASK | CPLL_MODE_MASK,
420 GPLL_MODE_NORMAL << GPLL_MODE_SHIFT |
421 CPLL_MODE_NORMAL << CPLL_MODE_SHIFT);
424 void rk3288_clk_configure_cpu(struct rk3288_cru *cru, struct rk3288_grf *grf)
426 /* pll enter slow-mode */
427 rk_clrsetreg(&cru->cru_mode_con, APLL_MODE_MASK,
428 APLL_MODE_SLOW << APLL_MODE_SHIFT);
430 rkclk_set_pll(cru, CLK_ARM, &apll_init_cfg);
432 /* waiting for pll lock */
433 while (!(readl(&grf->soc_status[1]) & SOCSTS_APLL_LOCK))
437 * core clock pll source selection and
438 * set up dependent divisors for MPAXI/M0AXI and ARM clocks.
439 * core clock select apll, apll clk = 1800MHz
440 * arm clk = 1800MHz, mpclk = 450MHz, m0clk = 900MHz
442 rk_clrsetreg(&cru->cru_clksel_con[0],
443 CORE_SEL_PLL_MASK | A17_DIV_MASK | MP_DIV_MASK |
450 * set up dependent divisors for L2RAM/ATCLK and PCLK clocks.
451 * l2ramclk = 900MHz, atclk = 450MHz, pclk_dbg = 450MHz
453 rk_clrsetreg(&cru->cru_clksel_con[37],
454 CLK_L2RAM_DIV_MASK | ATCLK_CORE_DIV_CON_MASK |
455 PCLK_CORE_DBG_DIV_MASK,
456 1 << CLK_L2RAM_DIV_SHIFT |
457 3 << ATCLK_CORE_DIV_CON_SHIFT |
458 3 << PCLK_CORE_DBG_DIV_SHIFT);
460 /* PLL enter normal-mode */
461 rk_clrsetreg(&cru->cru_mode_con, APLL_MODE_MASK,
462 APLL_MODE_NORMAL << APLL_MODE_SHIFT);
465 /* Get pll rate by id */
466 static uint32_t rkclk_pll_get_rate(struct rk3288_cru *cru,
467 enum rk_clk_id clk_id)
471 int pll_id = rk_pll_id(clk_id);
472 struct rk3288_pll *pll = &cru->pll[pll_id];
473 static u8 clk_shift[CLK_COUNT] = {
474 0xff, APLL_MODE_SHIFT, DPLL_MODE_SHIFT, CPLL_MODE_SHIFT,
475 GPLL_MODE_SHIFT, NPLL_MODE_SHIFT
479 con = readl(&cru->cru_mode_con);
480 shift = clk_shift[clk_id];
481 switch ((con >> shift) & CRU_MODE_MASK) {
484 case APLL_MODE_NORMAL:
486 con = readl(&pll->con0);
487 no = ((con & CLKOD_MASK) >> CLKOD_SHIFT) + 1;
488 nr = ((con & CLKR_MASK) >> CLKR_SHIFT) + 1;
489 con = readl(&pll->con1);
490 nf = ((con & CLKF_MASK) >> CLKF_SHIFT) + 1;
492 return (24 * nf / (nr * no)) * 1000000;
499 static ulong rockchip_mmc_get_clk(struct rk3288_cru *cru, uint gclk_rate,
509 con = readl(&cru->cru_clksel_con[12]);
510 mux = (con & EMMC_PLL_MASK) >> EMMC_PLL_SHIFT;
511 div = (con & EMMC_DIV_MASK) >> EMMC_DIV_SHIFT;
515 con = readl(&cru->cru_clksel_con[11]);
516 mux = (con & MMC0_PLL_MASK) >> MMC0_PLL_SHIFT;
517 div = (con & MMC0_DIV_MASK) >> MMC0_DIV_SHIFT;
521 con = readl(&cru->cru_clksel_con[12]);
522 mux = (con & SDIO0_PLL_MASK) >> SDIO0_PLL_SHIFT;
523 div = (con & SDIO0_DIV_MASK) >> SDIO0_DIV_SHIFT;
529 src_rate = mux == EMMC_PLL_SELECT_24MHZ ? OSC_HZ : gclk_rate;
530 return DIV_TO_RATE(src_rate, div);
533 static ulong rockchip_mmc_set_clk(struct rk3288_cru *cru, uint gclk_rate,
534 int periph, uint freq)
539 debug("%s: gclk_rate=%u\n", __func__, gclk_rate);
540 /* mmc clock default div 2 internal, need provide double in cru */
541 src_clk_div = DIV_ROUND_UP(gclk_rate / 2, freq);
543 if (src_clk_div > 0x3f) {
544 src_clk_div = DIV_ROUND_UP(OSC_HZ / 2, freq);
545 assert(src_clk_div < 0x40);
546 mux = EMMC_PLL_SELECT_24MHZ;
547 assert((int)EMMC_PLL_SELECT_24MHZ ==
548 (int)MMC0_PLL_SELECT_24MHZ);
550 mux = EMMC_PLL_SELECT_GENERAL;
551 assert((int)EMMC_PLL_SELECT_GENERAL ==
552 (int)MMC0_PLL_SELECT_GENERAL);
557 rk_clrsetreg(&cru->cru_clksel_con[12],
558 EMMC_PLL_MASK | EMMC_DIV_MASK,
559 mux << EMMC_PLL_SHIFT |
560 (src_clk_div - 1) << EMMC_DIV_SHIFT);
564 rk_clrsetreg(&cru->cru_clksel_con[11],
565 MMC0_PLL_MASK | MMC0_DIV_MASK,
566 mux << MMC0_PLL_SHIFT |
567 (src_clk_div - 1) << MMC0_DIV_SHIFT);
571 rk_clrsetreg(&cru->cru_clksel_con[12],
572 SDIO0_PLL_MASK | SDIO0_DIV_MASK,
573 mux << SDIO0_PLL_SHIFT |
574 (src_clk_div - 1) << SDIO0_DIV_SHIFT);
580 return rockchip_mmc_get_clk(cru, gclk_rate, periph);
583 static ulong rockchip_spi_get_clk(struct rk3288_cru *cru, uint gclk_rate,
591 con = readl(&cru->cru_clksel_con[25]);
592 mux = (con & SPI0_PLL_MASK) >> SPI0_PLL_SHIFT;
593 div = (con & SPI0_DIV_MASK) >> SPI0_DIV_SHIFT;
596 con = readl(&cru->cru_clksel_con[25]);
597 mux = (con & SPI1_PLL_MASK) >> SPI1_PLL_SHIFT;
598 div = (con & SPI1_DIV_MASK) >> SPI1_DIV_SHIFT;
601 con = readl(&cru->cru_clksel_con[39]);
602 mux = (con & SPI2_PLL_MASK) >> SPI2_PLL_SHIFT;
603 div = (con & SPI2_DIV_MASK) >> SPI2_DIV_SHIFT;
608 assert(mux == SPI0_PLL_SELECT_GENERAL);
610 return DIV_TO_RATE(gclk_rate, div);
613 static ulong rockchip_spi_set_clk(struct rk3288_cru *cru, uint gclk_rate,
614 int periph, uint freq)
618 debug("%s: clk_general_rate=%u\n", __func__, gclk_rate);
619 src_clk_div = DIV_ROUND_UP(gclk_rate, freq) - 1;
620 assert(src_clk_div < 128);
623 rk_clrsetreg(&cru->cru_clksel_con[25],
624 SPI0_PLL_MASK | SPI0_DIV_MASK,
625 SPI0_PLL_SELECT_GENERAL << SPI0_PLL_SHIFT |
626 src_clk_div << SPI0_DIV_SHIFT);
629 rk_clrsetreg(&cru->cru_clksel_con[25],
630 SPI1_PLL_MASK | SPI1_DIV_MASK,
631 SPI1_PLL_SELECT_GENERAL << SPI1_PLL_SHIFT |
632 src_clk_div << SPI1_DIV_SHIFT);
635 rk_clrsetreg(&cru->cru_clksel_con[39],
636 SPI2_PLL_MASK | SPI2_DIV_MASK,
637 SPI2_PLL_SELECT_GENERAL << SPI2_PLL_SHIFT |
638 src_clk_div << SPI2_DIV_SHIFT);
644 return rockchip_spi_get_clk(cru, gclk_rate, periph);
647 static ulong rockchip_saradc_get_clk(struct rk3288_cru *cru)
651 val = readl(&cru->cru_clksel_con[24]);
652 div = bitfield_extract(val, CLK_SARADC_DIV_CON_SHIFT,
653 CLK_SARADC_DIV_CON_WIDTH);
655 return DIV_TO_RATE(OSC_HZ, div);
658 static ulong rockchip_saradc_set_clk(struct rk3288_cru *cru, uint hz)
662 src_clk_div = DIV_ROUND_UP(OSC_HZ, hz) - 1;
663 assert(src_clk_div < 128);
665 rk_clrsetreg(&cru->cru_clksel_con[24],
666 CLK_SARADC_DIV_CON_MASK,
667 src_clk_div << CLK_SARADC_DIV_CON_SHIFT);
669 return rockchip_saradc_get_clk(cru);
672 static ulong rk3288_clk_get_rate(struct clk *clk)
674 struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
675 ulong new_rate, gclk_rate;
677 gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
680 new_rate = rkclk_pll_get_rate(priv->cru, clk->id);
688 new_rate = rockchip_mmc_get_clk(priv->cru, gclk_rate, clk->id);
693 new_rate = rockchip_spi_get_clk(priv->cru, gclk_rate, clk->id);
703 return PD_BUS_PCLK_HZ;
705 new_rate = rockchip_saradc_get_clk(priv->cru);
714 static ulong rk3288_clk_set_rate(struct clk *clk, ulong rate)
716 struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
717 struct rk3288_cru *cru = priv->cru;
718 ulong new_rate, gclk_rate;
720 gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
723 /* We only support a fixed rate here */
724 if (rate != 1800000000)
726 rk3288_clk_configure_cpu(priv->cru, priv->grf);
730 new_rate = rkclk_configure_ddr(priv->cru, priv->grf, rate);
738 new_rate = rockchip_mmc_set_clk(cru, gclk_rate, clk->id, rate);
743 new_rate = rockchip_spi_set_clk(cru, gclk_rate, clk->id, rate);
745 #ifndef CONFIG_SPL_BUILD
747 new_rate = rockchip_mac_set_clk(priv->cru, clk->id, rate);
751 new_rate = rockchip_vop_set_clk(cru, priv->grf, clk->id, rate);
754 /* clk_edp_24M source: 24M */
755 rk_setreg(&cru->cru_clksel_con[28], 1 << 15);
758 rk_setreg(&cru->cru_clksel_con[6], 1 << 15);
760 rk_clrreg(&cru->cru_clksel_con[6], 1 << 15);
767 /* vop aclk source clk: cpll */
768 div = CPLL_HZ / rate;
769 assert((div - 1 < 64) && (div * rate == CPLL_HZ));
773 rk_clrsetreg(&cru->cru_clksel_con[31],
775 0 << 6 | (div - 1) << 0);
778 rk_clrsetreg(&cru->cru_clksel_con[31],
780 0 << 14 | (div - 1) << 8);
787 /* enable pclk hdmi ctrl */
788 rk_clrreg(&cru->cru_clkgate_con[16], 1 << 9);
790 /* software reset hdmi */
791 rk_setreg(&cru->cru_clkgate_con[7], 1 << 9);
793 rk_clrreg(&cru->cru_clkgate_con[7], 1 << 9);
798 new_rate = rockchip_saradc_set_clk(priv->cru, rate);
807 static struct clk_ops rk3288_clk_ops = {
808 .get_rate = rk3288_clk_get_rate,
809 .set_rate = rk3288_clk_set_rate,
812 static int rk3288_clk_ofdata_to_platdata(struct udevice *dev)
814 #if !CONFIG_IS_ENABLED(OF_PLATDATA)
815 struct rk3288_clk_priv *priv = dev_get_priv(dev);
817 priv->cru = (struct rk3288_cru *)devfdt_get_addr(dev);
823 static int rk3288_clk_probe(struct udevice *dev)
825 struct rk3288_clk_priv *priv = dev_get_priv(dev);
826 bool init_clocks = false;
828 priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
829 if (IS_ERR(priv->grf))
830 return PTR_ERR(priv->grf);
831 #ifdef CONFIG_SPL_BUILD
832 #if CONFIG_IS_ENABLED(OF_PLATDATA)
833 struct rk3288_clk_plat *plat = dev_get_platdata(dev);
835 priv->cru = map_sysmem(plat->dtd.reg[0], plat->dtd.reg[1]);
839 if (!(gd->flags & GD_FLG_RELOC)) {
843 * Init clocks in U-Boot proper if the NPLL is runnning. This
844 * indicates that a previous boot loader set up the clocks, so
845 * we need to redo it. U-Boot's SPL does not set this clock.
847 reg = readl(&priv->cru->cru_mode_con);
848 if (((reg & NPLL_MODE_MASK) >> NPLL_MODE_SHIFT) ==
854 rkclk_init(priv->cru, priv->grf);
859 static int rk3288_clk_bind(struct udevice *dev)
862 struct udevice *sys_child;
863 struct sysreset_reg *priv;
865 /* The reset driver does not have a device node, so bind it here */
866 ret = device_bind_driver(dev, "rockchip_sysreset", "sysreset",
869 debug("Warning: No sysreset driver: ret=%d\n", ret);
871 priv = malloc(sizeof(struct sysreset_reg));
872 priv->glb_srst_fst_value = offsetof(struct rk3288_cru,
873 cru_glb_srst_fst_value);
874 priv->glb_srst_snd_value = offsetof(struct rk3288_cru,
875 cru_glb_srst_snd_value);
876 sys_child->priv = priv;
879 #if CONFIG_IS_ENABLED(CONFIG_RESET_ROCKCHIP)
880 ret = offsetof(struct rk3288_cru, cru_softrst_con[0]);
881 ret = rockchip_reset_bind(dev, ret, 12);
883 debug("Warning: software reset driver bind faile\n");
889 static const struct udevice_id rk3288_clk_ids[] = {
890 { .compatible = "rockchip,rk3288-cru" },
894 U_BOOT_DRIVER(rockchip_rk3288_cru) = {
895 .name = "rockchip_rk3288_cru",
897 .of_match = rk3288_clk_ids,
898 .priv_auto_alloc_size = sizeof(struct rk3288_clk_priv),
899 .platdata_auto_alloc_size = sizeof(struct rk3288_clk_plat),
900 .ops = &rk3288_clk_ops,
901 .bind = rk3288_clk_bind,
902 .ofdata_to_platdata = rk3288_clk_ofdata_to_platdata,
903 .probe = rk3288_clk_probe,