1 // SPDX-License-Identifier: GPL-2.0
3 * (C) Copyright 2018-2019 Rockchip Electronics Co., Ltd
7 #include <clk-uclass.h>
11 #include <asm/arch-rockchip/clock.h>
12 #include <asm/arch-rockchip/hardware.h>
15 static struct rockchip_pll_rate_table rockchip_auto_table;
17 #define PLL_MODE_MASK 0x3
18 #define PLL_RK3328_MODE_MASK 0x1
20 #define RK3036_PLLCON0_FBDIV_MASK 0xfff
21 #define RK3036_PLLCON0_FBDIV_SHIFT 0
22 #define RK3036_PLLCON0_POSTDIV1_MASK 0x7 << 12
23 #define RK3036_PLLCON0_POSTDIV1_SHIFT 12
24 #define RK3036_PLLCON1_REFDIV_MASK 0x3f
25 #define RK3036_PLLCON1_REFDIV_SHIFT 0
26 #define RK3036_PLLCON1_POSTDIV2_MASK 0x7 << 6
27 #define RK3036_PLLCON1_POSTDIV2_SHIFT 6
28 #define RK3036_PLLCON1_DSMPD_MASK 0x1 << 12
29 #define RK3036_PLLCON1_DSMPD_SHIFT 12
30 #define RK3036_PLLCON2_FRAC_MASK 0xffffff
31 #define RK3036_PLLCON2_FRAC_SHIFT 0
32 #define RK3036_PLLCON1_PWRDOWN_SHIT 13
37 OSC_HZ = 24 * 1000000,
38 VCO_MAX_HZ = 3200U * 1000000,
39 VCO_MIN_HZ = 800 * 1000000,
40 OUTPUT_MAX_HZ = 3200U * 1000000,
41 OUTPUT_MIN_HZ = 24 * 1000000,
44 #define MIN_FOUTVCO_FREQ (800 * MHZ)
45 #define MAX_FOUTVCO_FREQ (2000 * MHZ)
63 * How to calculate the PLL(from TRM V0.3 Part 1 Page 63):
64 * Formulas also embedded within the Fractional PLL Verilog model:
65 * If DSMPD = 1 (DSM is disabled, "integer mode")
66 * FOUTVCO = FREF / REFDIV * FBDIV
67 * FOUTPOSTDIV = FOUTVCO / POSTDIV1 / POSTDIV2
69 * FOUTVCO = Fractional PLL non-divided output frequency
70 * FOUTPOSTDIV = Fractional PLL divided output frequency
71 * (output of second post divider)
72 * FREF = Fractional PLL input reference frequency, (the OSC_HZ 24MHz input)
73 * REFDIV = Fractional PLL input reference clock divider
74 * FBDIV = Integer value programmed into feedback divide
78 static int rockchip_pll_clk_set_postdiv(ulong fout_hz,
85 if (fout_hz < MIN_FOUTVCO_FREQ) {
86 for (*postdiv1 = 1; *postdiv1 <= 7; (*postdiv1)++) {
87 for (*postdiv2 = 1; *postdiv2 <= 7; (*postdiv2)++) {
88 freq = fout_hz * (*postdiv1) * (*postdiv2);
89 if (freq >= MIN_FOUTVCO_FREQ &&
90 freq <= MAX_FOUTVCO_FREQ) {
96 printf("Can't FIND postdiv1/2 to make fout=%lu in 800~2000M.\n",
105 static struct rockchip_pll_rate_table *
106 rockchip_pll_clk_set_by_auto(ulong fin_hz,
109 struct rockchip_pll_rate_table *rate_table = &rockchip_auto_table;
110 /* FIXME set postdiv1/2 always 1*/
111 u32 foutvco = fout_hz;
112 ulong fin_64, frac_64;
113 u32 f_frac, postdiv1, postdiv2;
116 if (fin_hz == 0 || fout_hz == 0 || fout_hz == fin_hz)
119 rockchip_pll_clk_set_postdiv(fout_hz, &postdiv1, &postdiv2, &foutvco);
120 rate_table->postdiv1 = postdiv1;
121 rate_table->postdiv2 = postdiv2;
122 rate_table->dsmpd = 1;
124 if (fin_hz / MHZ * MHZ == fin_hz && fout_hz / MHZ * MHZ == fout_hz) {
127 clk_gcd = gcd(fin_hz, foutvco);
128 rate_table->refdiv = fin_hz / clk_gcd;
129 rate_table->fbdiv = foutvco / clk_gcd;
131 rate_table->frac = 0;
133 debug("fin = %ld, fout = %ld, clk_gcd = %ld,\n",
134 fin_hz, fout_hz, clk_gcd);
135 debug("refdiv= %d,fbdiv= %d,postdiv1= %d,postdiv2= %d\n",
137 rate_table->fbdiv, rate_table->postdiv1,
138 rate_table->postdiv2);
140 debug("frac div,fin_hz = %ld,fout_hz = %ld\n",
142 debug("frac get postdiv1 = %d, postdiv2 = %d, foutvco = %d\n",
143 rate_table->postdiv1, rate_table->postdiv2, foutvco);
144 clk_gcd = gcd(fin_hz / MHZ, foutvco / MHZ);
145 rate_table->refdiv = fin_hz / MHZ / clk_gcd;
146 rate_table->fbdiv = foutvco / MHZ / clk_gcd;
147 debug("frac get refdiv = %d, fbdiv = %d\n",
148 rate_table->refdiv, rate_table->fbdiv);
150 rate_table->frac = 0;
152 f_frac = (foutvco % MHZ);
154 fin_64 = fin_64 / rate_table->refdiv;
155 frac_64 = f_frac << 24;
156 frac_64 = frac_64 / fin_64;
157 rate_table->frac = frac_64;
158 if (rate_table->frac > 0)
159 rate_table->dsmpd = 0;
160 debug("frac = %x\n", rate_table->frac);
165 static const struct rockchip_pll_rate_table *
166 rockchip_get_pll_settings(struct rockchip_pll_clock *pll, ulong rate)
168 struct rockchip_pll_rate_table *rate_table = pll->rate_table;
170 while (rate_table->rate) {
171 if (rate_table->rate == rate)
175 if (rate_table->rate != rate)
176 return rockchip_pll_clk_set_by_auto(24 * MHZ, rate);
181 static int rk3036_pll_set_rate(struct rockchip_pll_clock *pll,
182 void __iomem *base, ulong pll_id,
185 const struct rockchip_pll_rate_table *rate;
187 rate = rockchip_get_pll_settings(pll, drate);
189 printf("%s unsupport rate\n", __func__);
193 debug("%s: rate settings for %lu fbdiv: %d, postdiv1: %d, refdiv: %d\n",
194 __func__, rate->rate, rate->fbdiv, rate->postdiv1, rate->refdiv);
195 debug("%s: rate settings for %lu postdiv2: %d, dsmpd: %d, frac: %d\n",
196 __func__, rate->rate, rate->postdiv2, rate->dsmpd, rate->frac);
199 * When power on or changing PLL setting,
200 * we must force PLL into slow mode to ensure output stable clock.
202 rk_clrsetreg(base + pll->mode_offset,
203 pll->mode_mask << pll->mode_shift,
204 RKCLK_PLL_MODE_SLOW << pll->mode_shift);
207 rk_setreg(base + pll->con_offset + 0x4,
208 1 << RK3036_PLLCON1_PWRDOWN_SHIT);
210 rk_clrsetreg(base + pll->con_offset,
211 (RK3036_PLLCON0_POSTDIV1_MASK |
212 RK3036_PLLCON0_FBDIV_MASK),
213 (rate->postdiv1 << RK3036_PLLCON0_POSTDIV1_SHIFT) |
215 rk_clrsetreg(base + pll->con_offset + 0x4,
216 (RK3036_PLLCON1_POSTDIV2_MASK |
217 RK3036_PLLCON1_REFDIV_MASK),
218 (rate->postdiv2 << RK3036_PLLCON1_POSTDIV2_SHIFT |
219 rate->refdiv << RK3036_PLLCON1_REFDIV_SHIFT));
221 rk_clrsetreg(base + pll->con_offset + 0x4,
222 RK3036_PLLCON1_DSMPD_MASK,
223 rate->dsmpd << RK3036_PLLCON1_DSMPD_SHIFT);
224 writel((readl(base + pll->con_offset + 0x8) &
225 (~RK3036_PLLCON2_FRAC_MASK)) |
226 (rate->frac << RK3036_PLLCON2_FRAC_SHIFT),
227 base + pll->con_offset + 0x8);
231 rk_clrreg(base + pll->con_offset + 0x4,
232 1 << RK3036_PLLCON1_PWRDOWN_SHIT);
234 /* waiting for pll lock */
235 while (!(readl(base + pll->con_offset + 0x4) & (1 << pll->lock_shift)))
238 rk_clrsetreg(base + pll->mode_offset, pll->mode_mask << pll->mode_shift,
239 RKCLK_PLL_MODE_NORMAL << pll->mode_shift);
240 debug("PLL at %p: con0=%x con1= %x con2= %x mode= %x\n",
241 pll, readl(base + pll->con_offset),
242 readl(base + pll->con_offset + 0x4),
243 readl(base + pll->con_offset + 0x8),
244 readl(base + pll->mode_offset));
249 static ulong rk3036_pll_get_rate(struct rockchip_pll_clock *pll,
250 void __iomem *base, ulong pll_id)
252 u32 refdiv, fbdiv, postdiv1, postdiv2, dsmpd, frac;
253 u32 con = 0, shift, mask;
256 con = readl(base + pll->mode_offset);
257 shift = pll->mode_shift;
258 mask = pll->mode_mask << shift;
260 switch ((con & mask) >> shift) {
261 case RKCLK_PLL_MODE_SLOW:
263 case RKCLK_PLL_MODE_NORMAL:
265 con = readl(base + pll->con_offset);
266 postdiv1 = (con & RK3036_PLLCON0_POSTDIV1_MASK) >>
267 RK3036_PLLCON0_POSTDIV1_SHIFT;
268 fbdiv = (con & RK3036_PLLCON0_FBDIV_MASK) >>
269 RK3036_PLLCON0_FBDIV_SHIFT;
270 con = readl(base + pll->con_offset + 0x4);
271 postdiv2 = (con & RK3036_PLLCON1_POSTDIV2_MASK) >>
272 RK3036_PLLCON1_POSTDIV2_SHIFT;
273 refdiv = (con & RK3036_PLLCON1_REFDIV_MASK) >>
274 RK3036_PLLCON1_REFDIV_SHIFT;
275 dsmpd = (con & RK3036_PLLCON1_DSMPD_MASK) >>
276 RK3036_PLLCON1_DSMPD_SHIFT;
277 con = readl(base + pll->con_offset + 0x8);
278 frac = (con & RK3036_PLLCON2_FRAC_MASK) >>
279 RK3036_PLLCON2_FRAC_SHIFT;
280 rate = (24 * fbdiv / (refdiv * postdiv1 * postdiv2)) * 1000000;
282 u64 frac_rate = OSC_HZ * (u64)frac;
284 do_div(frac_rate, refdiv);
286 do_div(frac_rate, postdiv1);
287 do_div(frac_rate, postdiv1);
291 case RKCLK_PLL_MODE_DEEP:
297 ulong rockchip_pll_get_rate(struct rockchip_pll_clock *pll,
305 pll->mode_mask = PLL_MODE_MASK;
306 rate = rk3036_pll_get_rate(pll, base, pll_id);
309 pll->mode_mask = PLL_RK3328_MODE_MASK;
310 rate = rk3036_pll_get_rate(pll, base, pll_id);
313 printf("%s: Unknown pll type for pll clk %ld\n",
319 int rockchip_pll_set_rate(struct rockchip_pll_clock *pll,
320 void __iomem *base, ulong pll_id,
325 if (rockchip_pll_get_rate(pll, base, pll_id) == drate)
330 pll->mode_mask = PLL_MODE_MASK;
331 ret = rk3036_pll_set_rate(pll, base, pll_id, drate);
334 pll->mode_mask = PLL_RK3328_MODE_MASK;
335 ret = rk3036_pll_set_rate(pll, base, pll_id, drate);
338 printf("%s: Unknown pll type for pll clk %ld\n",
344 const struct rockchip_cpu_rate_table *
345 rockchip_get_cpu_settings(struct rockchip_cpu_rate_table *cpu_table,
348 struct rockchip_cpu_rate_table *ps = cpu_table;
351 if (ps->rate == rate)
355 if (ps->rate != rate)