Merge branch 'master' of git://git.denx.de/u-boot-sunxi
[oweals/u-boot.git] / drivers / clk / renesas / r8a7796-cpg-mssr.c
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * Renesas R8A7796 CPG MSSR driver
4  *
5  * Copyright (C) 2017-2018 Marek Vasut <marek.vasut@gmail.com>
6  *
7  * Based on the following driver from Linux kernel:
8  * r8a7796 Clock Pulse Generator / Module Standby and Software Reset
9  *
10  * Copyright (C) 2016 Glider bvba
11  *
12  * Based on r8a7795-cpg-mssr.c
13  *
14  * Copyright (C) 2015 Glider bvba
15  * Copyright (C) 2015 Renesas Electronics Corp.
16  */
17
18 #include <common.h>
19 #include <clk-uclass.h>
20 #include <dm.h>
21
22 #include <dt-bindings/clock/r8a7796-cpg-mssr.h>
23
24 #include "renesas-cpg-mssr.h"
25 #include "rcar-gen3-cpg.h"
26
27 enum clk_ids {
28         /* Core Clock Outputs exported to DT */
29         LAST_DT_CORE_CLK = R8A7796_CLK_OSC,
30
31         /* External Input Clocks */
32         CLK_EXTAL,
33         CLK_EXTALR,
34
35         /* Internal Core Clocks */
36         CLK_MAIN,
37         CLK_PLL0,
38         CLK_PLL1,
39         CLK_PLL2,
40         CLK_PLL3,
41         CLK_PLL4,
42         CLK_PLL1_DIV2,
43         CLK_PLL1_DIV4,
44         CLK_S0,
45         CLK_S1,
46         CLK_S2,
47         CLK_S3,
48         CLK_SDSRC,
49         CLK_RPCSRC,
50         CLK_SSPSRC,
51         CLK_RINT,
52
53         /* Module Clocks */
54         MOD_CLK_BASE
55 };
56
57 static const struct cpg_core_clk r8a7796_core_clks[] = {
58         /* External Clock Inputs */
59         DEF_INPUT("extal",      CLK_EXTAL),
60         DEF_INPUT("extalr",     CLK_EXTALR),
61
62         /* Internal Core Clocks */
63         DEF_BASE(".main",       CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
64         DEF_BASE(".pll0",       CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
65         DEF_BASE(".pll1",       CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
66         DEF_BASE(".pll2",       CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN),
67         DEF_BASE(".pll3",       CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
68         DEF_BASE(".pll4",       CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN),
69
70         DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2,     CLK_PLL1,       2, 1),
71         DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4,     CLK_PLL1_DIV2,  2, 1),
72         DEF_FIXED(".s0",        CLK_S0,            CLK_PLL1_DIV2,  2, 1),
73         DEF_FIXED(".s1",        CLK_S1,            CLK_PLL1_DIV2,  3, 1),
74         DEF_FIXED(".s2",        CLK_S2,            CLK_PLL1_DIV2,  4, 1),
75         DEF_FIXED(".s3",        CLK_S3,            CLK_PLL1_DIV2,  6, 1),
76         DEF_FIXED(".sdsrc",     CLK_SDSRC,         CLK_PLL1_DIV2,  2, 1),
77         DEF_FIXED(".rpcsrc",    CLK_RPCSRC,        CLK_PLL1,       2, 1),
78
79         DEF_GEN3_OSC(".r",      CLK_RINT,          CLK_EXTAL,      32),
80
81         /* Core Clock Outputs */
82         DEF_BASE("z",           R8A7796_CLK_Z,     CLK_TYPE_GEN3_Z, CLK_PLL0),
83         DEF_BASE("z2",          R8A7796_CLK_Z2,    CLK_TYPE_GEN3_Z2, CLK_PLL2),
84         DEF_FIXED("ztr",        R8A7796_CLK_ZTR,   CLK_PLL1_DIV2,  6, 1),
85         DEF_FIXED("ztrd2",      R8A7796_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
86         DEF_FIXED("zt",         R8A7796_CLK_ZT,    CLK_PLL1_DIV2,  4, 1),
87         DEF_FIXED("zx",         R8A7796_CLK_ZX,    CLK_PLL1_DIV2,  2, 1),
88         DEF_FIXED("s0d1",       R8A7796_CLK_S0D1,  CLK_S0,         1, 1),
89         DEF_FIXED("s0d2",       R8A7796_CLK_S0D2,  CLK_S0,         2, 1),
90         DEF_FIXED("s0d3",       R8A7796_CLK_S0D3,  CLK_S0,         3, 1),
91         DEF_FIXED("s0d4",       R8A7796_CLK_S0D4,  CLK_S0,         4, 1),
92         DEF_FIXED("s0d6",       R8A7796_CLK_S0D6,  CLK_S0,         6, 1),
93         DEF_FIXED("s0d8",       R8A7796_CLK_S0D8,  CLK_S0,         8, 1),
94         DEF_FIXED("s0d12",      R8A7796_CLK_S0D12, CLK_S0,        12, 1),
95         DEF_FIXED("s1d1",       R8A7796_CLK_S1D1,  CLK_S1,         1, 1),
96         DEF_FIXED("s1d2",       R8A7796_CLK_S1D2,  CLK_S1,         2, 1),
97         DEF_FIXED("s1d4",       R8A7796_CLK_S1D4,  CLK_S1,         4, 1),
98         DEF_FIXED("s2d1",       R8A7796_CLK_S2D1,  CLK_S2,         1, 1),
99         DEF_FIXED("s2d2",       R8A7796_CLK_S2D2,  CLK_S2,         2, 1),
100         DEF_FIXED("s2d4",       R8A7796_CLK_S2D4,  CLK_S2,         4, 1),
101         DEF_FIXED("s3d1",       R8A7796_CLK_S3D1,  CLK_S3,         1, 1),
102         DEF_FIXED("s3d2",       R8A7796_CLK_S3D2,  CLK_S3,         2, 1),
103         DEF_FIXED("s3d4",       R8A7796_CLK_S3D4,  CLK_S3,         4, 1),
104
105         DEF_GEN3_SD("sd0",      R8A7796_CLK_SD0,   CLK_SDSRC,     0x074),
106         DEF_GEN3_SD("sd1",      R8A7796_CLK_SD1,   CLK_SDSRC,     0x078),
107         DEF_GEN3_SD("sd2",      R8A7796_CLK_SD2,   CLK_SDSRC,     0x268),
108         DEF_GEN3_SD("sd3",      R8A7796_CLK_SD3,   CLK_SDSRC,     0x26c),
109
110         DEF_GEN3_RPC("rpc",     R8A7796_CLK_RPC,   CLK_RPCSRC,    0x238),
111
112         DEF_FIXED("cl",         R8A7796_CLK_CL,    CLK_PLL1_DIV2, 48, 1),
113         DEF_FIXED("cp",         R8A7796_CLK_CP,    CLK_EXTAL,      2, 1),
114         DEF_FIXED("cpex",       R8A7796_CLK_CPEX,  CLK_EXTAL,      2, 1),
115
116         DEF_DIV6P1("canfd",     R8A7796_CLK_CANFD, CLK_PLL1_DIV4, 0x244),
117         DEF_DIV6P1("csi0",      R8A7796_CLK_CSI0,  CLK_PLL1_DIV4, 0x00c),
118         DEF_DIV6P1("mso",       R8A7796_CLK_MSO,   CLK_PLL1_DIV4, 0x014),
119         DEF_DIV6P1("hdmi",      R8A7796_CLK_HDMI,  CLK_PLL1_DIV4, 0x250),
120
121         DEF_GEN3_OSC("osc",     R8A7796_CLK_OSC,   CLK_EXTAL,     8),
122
123         DEF_BASE("r",           R8A7796_CLK_R,     CLK_TYPE_GEN3_R, CLK_RINT),
124 };
125
126 static const struct mssr_mod_clk r8a7796_mod_clks[] = {
127         DEF_MOD("fdp1-0",                119,   R8A7796_CLK_S0D1),
128         DEF_MOD("scif5",                 202,   R8A7796_CLK_S3D4),
129         DEF_MOD("scif4",                 203,   R8A7796_CLK_S3D4),
130         DEF_MOD("scif3",                 204,   R8A7796_CLK_S3D4),
131         DEF_MOD("scif1",                 206,   R8A7796_CLK_S3D4),
132         DEF_MOD("scif0",                 207,   R8A7796_CLK_S3D4),
133         DEF_MOD("msiof3",                208,   R8A7796_CLK_MSO),
134         DEF_MOD("msiof2",                209,   R8A7796_CLK_MSO),
135         DEF_MOD("msiof1",                210,   R8A7796_CLK_MSO),
136         DEF_MOD("msiof0",                211,   R8A7796_CLK_MSO),
137         DEF_MOD("sys-dmac2",             217,   R8A7796_CLK_S0D3),
138         DEF_MOD("sys-dmac1",             218,   R8A7796_CLK_S0D3),
139         DEF_MOD("sys-dmac0",             219,   R8A7796_CLK_S0D3),
140         DEF_MOD("cmt3",                  300,   R8A7796_CLK_R),
141         DEF_MOD("cmt2",                  301,   R8A7796_CLK_R),
142         DEF_MOD("cmt1",                  302,   R8A7796_CLK_R),
143         DEF_MOD("cmt0",                  303,   R8A7796_CLK_R),
144         DEF_MOD("scif2",                 310,   R8A7796_CLK_S3D4),
145         DEF_MOD("sdif3",                 311,   R8A7796_CLK_SD3),
146         DEF_MOD("sdif2",                 312,   R8A7796_CLK_SD2),
147         DEF_MOD("sdif1",                 313,   R8A7796_CLK_SD1),
148         DEF_MOD("sdif0",                 314,   R8A7796_CLK_SD0),
149         DEF_MOD("pcie1",                 318,   R8A7796_CLK_S3D1),
150         DEF_MOD("pcie0",                 319,   R8A7796_CLK_S3D1),
151         DEF_MOD("usb3-if0",              328,   R8A7796_CLK_S3D1),
152         DEF_MOD("usb-dmac0",             330,   R8A7796_CLK_S3D1),
153         DEF_MOD("usb-dmac1",             331,   R8A7796_CLK_S3D1),
154         DEF_MOD("rwdt",                  402,   R8A7796_CLK_R),
155         DEF_MOD("intc-ex",               407,   R8A7796_CLK_CP),
156         DEF_MOD("intc-ap",               408,   R8A7796_CLK_S0D3),
157         DEF_MOD("audmac1",               501,   R8A7796_CLK_S0D3),
158         DEF_MOD("audmac0",               502,   R8A7796_CLK_S0D3),
159         DEF_MOD("drif7",                 508,   R8A7796_CLK_S3D2),
160         DEF_MOD("drif6",                 509,   R8A7796_CLK_S3D2),
161         DEF_MOD("drif5",                 510,   R8A7796_CLK_S3D2),
162         DEF_MOD("drif4",                 511,   R8A7796_CLK_S3D2),
163         DEF_MOD("drif3",                 512,   R8A7796_CLK_S3D2),
164         DEF_MOD("drif2",                 513,   R8A7796_CLK_S3D2),
165         DEF_MOD("drif1",                 514,   R8A7796_CLK_S3D2),
166         DEF_MOD("drif0",                 515,   R8A7796_CLK_S3D2),
167         DEF_MOD("hscif4",                516,   R8A7796_CLK_S3D1),
168         DEF_MOD("hscif3",                517,   R8A7796_CLK_S3D1),
169         DEF_MOD("hscif2",                518,   R8A7796_CLK_S3D1),
170         DEF_MOD("hscif1",                519,   R8A7796_CLK_S3D1),
171         DEF_MOD("hscif0",                520,   R8A7796_CLK_S3D1),
172         DEF_MOD("thermal",               522,   R8A7796_CLK_CP),
173         DEF_MOD("pwm",                   523,   R8A7796_CLK_S0D12),
174         DEF_MOD("fcpvd2",                601,   R8A7796_CLK_S0D2),
175         DEF_MOD("fcpvd1",                602,   R8A7796_CLK_S0D2),
176         DEF_MOD("fcpvd0",                603,   R8A7796_CLK_S0D2),
177         DEF_MOD("fcpvb0",                607,   R8A7796_CLK_S0D1),
178         DEF_MOD("fcpvi0",                611,   R8A7796_CLK_S0D1),
179         DEF_MOD("fcpf0",                 615,   R8A7796_CLK_S0D1),
180         DEF_MOD("fcpci0",                617,   R8A7796_CLK_S0D2),
181         DEF_MOD("fcpcs",                 619,   R8A7796_CLK_S0D2),
182         DEF_MOD("vspd2",                 621,   R8A7796_CLK_S0D2),
183         DEF_MOD("vspd1",                 622,   R8A7796_CLK_S0D2),
184         DEF_MOD("vspd0",                 623,   R8A7796_CLK_S0D2),
185         DEF_MOD("vspb",                  626,   R8A7796_CLK_S0D1),
186         DEF_MOD("vspi0",                 631,   R8A7796_CLK_S0D1),
187         DEF_MOD("ehci1",                 702,   R8A7796_CLK_S3D4),
188         DEF_MOD("ehci0",                 703,   R8A7796_CLK_S3D4),
189         DEF_MOD("hsusb",                 704,   R8A7796_CLK_S3D4),
190         DEF_MOD("csi20",                 714,   R8A7796_CLK_CSI0),
191         DEF_MOD("csi40",                 716,   R8A7796_CLK_CSI0),
192         DEF_MOD("du2",                   722,   R8A7796_CLK_S2D1),
193         DEF_MOD("du1",                   723,   R8A7796_CLK_S2D1),
194         DEF_MOD("du0",                   724,   R8A7796_CLK_S2D1),
195         DEF_MOD("lvds",                  727,   R8A7796_CLK_S2D1),
196         DEF_MOD("hdmi0",                 729,   R8A7796_CLK_HDMI),
197         DEF_MOD("vin7",                  804,   R8A7796_CLK_S0D2),
198         DEF_MOD("vin6",                  805,   R8A7796_CLK_S0D2),
199         DEF_MOD("vin5",                  806,   R8A7796_CLK_S0D2),
200         DEF_MOD("vin4",                  807,   R8A7796_CLK_S0D2),
201         DEF_MOD("vin3",                  808,   R8A7796_CLK_S0D2),
202         DEF_MOD("vin2",                  809,   R8A7796_CLK_S0D2),
203         DEF_MOD("vin1",                  810,   R8A7796_CLK_S0D2),
204         DEF_MOD("vin0",                  811,   R8A7796_CLK_S0D2),
205         DEF_MOD("etheravb",              812,   R8A7796_CLK_S0D6),
206         DEF_MOD("imr1",                  822,   R8A7796_CLK_S0D2),
207         DEF_MOD("imr0",                  823,   R8A7796_CLK_S0D2),
208         DEF_MOD("gpio7",                 905,   R8A7796_CLK_S3D4),
209         DEF_MOD("gpio6",                 906,   R8A7796_CLK_S3D4),
210         DEF_MOD("gpio5",                 907,   R8A7796_CLK_S3D4),
211         DEF_MOD("gpio4",                 908,   R8A7796_CLK_S3D4),
212         DEF_MOD("gpio3",                 909,   R8A7796_CLK_S3D4),
213         DEF_MOD("gpio2",                 910,   R8A7796_CLK_S3D4),
214         DEF_MOD("gpio1",                 911,   R8A7796_CLK_S3D4),
215         DEF_MOD("gpio0",                 912,   R8A7796_CLK_S3D4),
216         DEF_MOD("can-fd",                914,   R8A7796_CLK_S3D2),
217         DEF_MOD("can-if1",               915,   R8A7796_CLK_S3D4),
218         DEF_MOD("can-if0",               916,   R8A7796_CLK_S3D4),
219         DEF_MOD("rpc",                   917,   R8A7796_CLK_RPC),
220         DEF_MOD("i2c6",                  918,   R8A7796_CLK_S0D6),
221         DEF_MOD("i2c5",                  919,   R8A7796_CLK_S0D6),
222         DEF_MOD("i2c-dvfs",              926,   R8A7796_CLK_CP),
223         DEF_MOD("i2c4",                  927,   R8A7796_CLK_S0D6),
224         DEF_MOD("i2c3",                  928,   R8A7796_CLK_S0D6),
225         DEF_MOD("i2c2",                  929,   R8A7796_CLK_S3D2),
226         DEF_MOD("i2c1",                  930,   R8A7796_CLK_S3D2),
227         DEF_MOD("i2c0",                  931,   R8A7796_CLK_S3D2),
228         DEF_MOD("ssi-all",              1005,   R8A7796_CLK_S3D4),
229         DEF_MOD("ssi9",                 1006,   MOD_CLK_ID(1005)),
230         DEF_MOD("ssi8",                 1007,   MOD_CLK_ID(1005)),
231         DEF_MOD("ssi7",                 1008,   MOD_CLK_ID(1005)),
232         DEF_MOD("ssi6",                 1009,   MOD_CLK_ID(1005)),
233         DEF_MOD("ssi5",                 1010,   MOD_CLK_ID(1005)),
234         DEF_MOD("ssi4",                 1011,   MOD_CLK_ID(1005)),
235         DEF_MOD("ssi3",                 1012,   MOD_CLK_ID(1005)),
236         DEF_MOD("ssi2",                 1013,   MOD_CLK_ID(1005)),
237         DEF_MOD("ssi1",                 1014,   MOD_CLK_ID(1005)),
238         DEF_MOD("ssi0",                 1015,   MOD_CLK_ID(1005)),
239         DEF_MOD("scu-all",              1017,   R8A7796_CLK_S3D4),
240         DEF_MOD("scu-dvc1",             1018,   MOD_CLK_ID(1017)),
241         DEF_MOD("scu-dvc0",             1019,   MOD_CLK_ID(1017)),
242         DEF_MOD("scu-ctu1-mix1",        1020,   MOD_CLK_ID(1017)),
243         DEF_MOD("scu-ctu0-mix0",        1021,   MOD_CLK_ID(1017)),
244         DEF_MOD("scu-src9",             1022,   MOD_CLK_ID(1017)),
245         DEF_MOD("scu-src8",             1023,   MOD_CLK_ID(1017)),
246         DEF_MOD("scu-src7",             1024,   MOD_CLK_ID(1017)),
247         DEF_MOD("scu-src6",             1025,   MOD_CLK_ID(1017)),
248         DEF_MOD("scu-src5",             1026,   MOD_CLK_ID(1017)),
249         DEF_MOD("scu-src4",             1027,   MOD_CLK_ID(1017)),
250         DEF_MOD("scu-src3",             1028,   MOD_CLK_ID(1017)),
251         DEF_MOD("scu-src2",             1029,   MOD_CLK_ID(1017)),
252         DEF_MOD("scu-src1",             1030,   MOD_CLK_ID(1017)),
253         DEF_MOD("scu-src0",             1031,   MOD_CLK_ID(1017)),
254 };
255
256 /*
257  * CPG Clock Data
258  */
259
260 /*
261  *   MD         EXTAL           PLL0    PLL1    PLL2    PLL3    PLL4    OSC
262  * 14 13 19 17  (MHz)
263  *-------------------------------------------------------------------------
264  * 0  0  0  0   16.66 x 1       x180    x192    x144    x192    x144    /16
265  * 0  0  0  1   16.66 x 1       x180    x192    x144    x128    x144    /16
266  * 0  0  1  0   Prohibited setting
267  * 0  0  1  1   16.66 x 1       x180    x192    x144    x192    x144    /16
268  * 0  1  0  0   20    x 1       x150    x160    x120    x160    x120    /19
269  * 0  1  0  1   20    x 1       x150    x160    x120    x106    x120    /19
270  * 0  1  1  0   Prohibited setting
271  * 0  1  1  1   20    x 1       x150    x160    x120    x160    x120    /19
272  * 1  0  0  0   25    x 1       x120    x128    x96     x128    x96     /24
273  * 1  0  0  1   25    x 1       x120    x128    x96     x84     x96     /24
274  * 1  0  1  0   Prohibited setting
275  * 1  0  1  1   25    x 1       x120    x128    x96     x128    x96     /24
276  * 1  1  0  0   33.33 / 2       x180    x192    x144    x192    x144    /32
277  * 1  1  0  1   33.33 / 2       x180    x192    x144    x128    x144    /32
278  * 1  1  1  0   Prohibited setting
279  * 1  1  1  1   33.33 / 2       x180    x192    x144    x192    x144    /32
280  */
281 #define CPG_PLL_CONFIG_INDEX(md)        ((((md) & BIT(14)) >> 11) | \
282                                          (((md) & BIT(13)) >> 11) | \
283                                          (((md) & BIT(19)) >> 18) | \
284                                          (((md) & BIT(17)) >> 17))
285
286 static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[16] = {
287         /* EXTAL div    PLL1 mult/div   PLL3 mult/div   OSC prediv */
288         { 1,            192,    1,      192,    1,      16,     },
289         { 1,            192,    1,      128,    1,      16,     },
290         { 0, /* Prohibited setting */                           },
291         { 1,            192,    1,      192,    1,      16,     },
292         { 1,            160,    1,      160,    1,      19,     },
293         { 1,            160,    1,      106,    1,      19,     },
294         { 0, /* Prohibited setting */                           },
295         { 1,            160,    1,      160,    1,      19,     },
296         { 1,            128,    1,      128,    1,      24,     },
297         { 1,            128,    1,      84,     1,      24,     },
298         { 0, /* Prohibited setting */                           },
299         { 1,            128,    1,      128,    1,      24,     },
300         { 2,            192,    1,      192,    1,      32,     },
301         { 2,            192,    1,      128,    1,      32,     },
302         { 0, /* Prohibited setting */                           },
303         { 2,            192,    1,      192,    1,      32,     },
304 };
305
306 static const struct mstp_stop_table r8a7796_mstp_table[] = {
307         { 0x00200000, 0x0, 0x00200000, 0 },
308         { 0xFFFFFFFF, 0x0, 0xFFFFFFFF, 0 },
309         { 0x340E2FDC, 0x2040, 0x340E2FDC, 0 },
310         { 0xFFFFFFDF, 0x400, 0xFFFFFFDF, 0 },
311         { 0x80000184, 0x180, 0x80000184, 0 },
312         { 0xC3FFFFFF, 0x0, 0xC3FFFFFF, 0 },
313         { 0xFFFFFFFF, 0x0, 0xFFFFFFFF, 0 },
314         { 0xFFFFFFFF, 0x0, 0xFFFFFFFF, 0 },
315         { 0x01F1FFF7, 0x0, 0x01F1FFF7, 0 },
316         { 0xFFFFFFFE, 0x0, 0xFFFFFFFE, 0 },
317         { 0xFFFEFFE0, 0x0, 0xFFFEFFE0, 0 },
318         { 0x000000B7, 0x0, 0x000000B7, 0 },
319 };
320
321 static const void *r8a7796_get_pll_config(const u32 cpg_mode)
322 {
323         return &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
324 }
325
326 static const struct cpg_mssr_info r8a7796_cpg_mssr_info = {
327         .core_clk               = r8a7796_core_clks,
328         .core_clk_size          = ARRAY_SIZE(r8a7796_core_clks),
329         .mod_clk                = r8a7796_mod_clks,
330         .mod_clk_size           = ARRAY_SIZE(r8a7796_mod_clks),
331         .mstp_table             = r8a7796_mstp_table,
332         .mstp_table_size        = ARRAY_SIZE(r8a7796_mstp_table),
333         .reset_node             = "renesas,r8a7796-rst",
334         .extalr_node            = "extalr",
335         .mod_clk_base           = MOD_CLK_BASE,
336         .clk_extal_id           = CLK_EXTAL,
337         .clk_extalr_id          = CLK_EXTALR,
338         .get_pll_config         = r8a7796_get_pll_config,
339 };
340
341 static const struct udevice_id r8a7796_clk_ids[] = {
342         {
343                 .compatible     = "renesas,r8a7796-cpg-mssr",
344                 .data           = (ulong)&r8a7796_cpg_mssr_info,
345         },
346         { }
347 };
348
349 U_BOOT_DRIVER(clk_r8a7796) = {
350         .name           = "clk_r8a7796",
351         .id             = UCLASS_CLK,
352         .of_match       = r8a7796_clk_ids,
353         .priv_auto_alloc_size = sizeof(struct gen3_clk_priv),
354         .ops            = &gen3_clk_ops,
355         .probe          = gen3_clk_probe,
356         .remove         = gen3_clk_remove,
357 };