1 // SPDX-License-Identifier: GPL-2.0+
4 * Lukasz Majewski, DENX Software Engineering, lukma@denx.de
6 * Common Clock Framework [CCF] driver for Sandbox
13 #include <clk-uclass.h>
14 #include <linux/clk-provider.h>
15 #include <sandbox-clk.h>
18 * Sandbox implementation of CCF primitives necessary for clk-uclass testing
20 * --- Sandbox PLLv3 ---
28 int sandbox_clk_enable_count(struct clk *clk)
30 struct clk *clkp = NULL;
33 ret = clk_get_by_id(clk->id, &clkp);
37 return clkp->enable_count;
40 static ulong clk_pllv3_get_rate(struct clk *clk)
42 unsigned long parent_rate = clk_get_parent_rate(clk);
44 return parent_rate * 24;
47 static const struct clk_ops clk_pllv3_generic_ops = {
48 .get_rate = clk_pllv3_get_rate,
51 struct clk *sandbox_clk_pllv3(enum sandbox_pllv3_type type, const char *name,
52 const char *parent_name, void __iomem *base,
55 struct clk_pllv3 *pll;
57 char *drv_name = "sandbox_clk_pllv3";
60 pll = kzalloc(sizeof(*pll), GFP_KERNEL);
62 return ERR_PTR(-ENOMEM);
64 pll->div_mask = div_mask;
67 ret = clk_register(clk, drv_name, name, parent_name);
76 U_BOOT_DRIVER(sandbox_clk_pll_generic) = {
77 .name = "sandbox_clk_pllv3",
79 .ops = &clk_pllv3_generic_ops,
82 /* --- Sandbox PLLv3 --- */
83 /* --- Sandbox Gate --- */
89 #define to_clk_gate2(_clk) container_of(_clk, struct clk_gate2, clk)
91 static int clk_gate2_enable(struct clk *clk)
93 struct clk_gate2 *gate = to_clk_gate2(dev_get_clk_ptr(clk->dev));
99 static int clk_gate2_disable(struct clk *clk)
101 struct clk_gate2 *gate = to_clk_gate2(dev_get_clk_ptr(clk->dev));
107 static const struct clk_ops clk_gate2_ops = {
108 .enable = clk_gate2_enable,
109 .disable = clk_gate2_disable,
110 .get_rate = clk_generic_get_rate,
113 struct clk *sandbox_clk_register_gate2(struct device *dev, const char *name,
114 const char *parent_name,
115 unsigned long flags, void __iomem *reg,
116 u8 bit_idx, u8 cgr_val,
119 struct clk_gate2 *gate;
123 gate = kzalloc(sizeof(*gate), GFP_KERNEL);
125 return ERR_PTR(-ENOMEM);
130 ret = clk_register(clk, "sandbox_clk_gate2", name, parent_name);
139 U_BOOT_DRIVER(sandbox_clk_gate2) = {
140 .name = "sandbox_clk_gate2",
142 .ops = &clk_gate2_ops,
145 static unsigned long sandbox_clk_composite_divider_recalc_rate(struct clk *clk)
147 struct clk_divider *divider = (struct clk_divider *)to_clk_divider(clk);
148 struct clk_composite *composite = (struct clk_composite *)clk->data;
149 ulong parent_rate = clk_get_parent_rate(&composite->clk);
152 val = divider->io_divider_val;
153 val >>= divider->shift;
154 val &= clk_div_mask(divider->width);
156 return divider_recalc_rate(clk, parent_rate, val, divider->table,
157 divider->flags, divider->width);
160 static const struct clk_ops sandbox_clk_composite_divider_ops = {
161 .get_rate = sandbox_clk_composite_divider_recalc_rate,
164 struct clk *sandbox_clk_composite(const char *name,
165 const char * const *parent_names,
166 int num_parents, void __iomem *reg,
169 struct clk *clk = ERR_PTR(-ENOMEM);
170 struct clk_divider *div = NULL;
171 struct clk_gate *gate = NULL;
172 struct clk_mux *mux = NULL;
174 mux = kzalloc(sizeof(*mux), GFP_KERNEL);
181 mux->num_parents = num_parents;
183 mux->parent_names = parent_names;
185 div = kzalloc(sizeof(*div), GFP_KERNEL);
192 div->flags = CLK_DIVIDER_ROUND_CLOSEST | flags;
194 gate = kzalloc(sizeof(*gate), GFP_KERNEL);
202 clk = clk_register_composite(NULL, name,
203 parent_names, num_parents,
204 &mux->clk, &clk_mux_ops, &div->clk,
205 &sandbox_clk_composite_divider_ops,
206 &gate->clk, &clk_gate_ops, flags);
216 return ERR_CAST(clk);
219 /* --- Sandbox Gate --- */
220 /* The CCF core driver itself */
221 static const struct udevice_id sandbox_clk_ccf_test_ids[] = {
222 { .compatible = "sandbox,clk-ccf" },
226 static const char *const usdhc_sels[] = { "pll3_60m", "pll3_80m", };
227 static const char *const i2c_sels[] = { "pll3_60m", "pll3_80m", };
229 static int sandbox_clk_ccf_probe(struct udevice *dev)
234 clk_dm(SANDBOX_CLK_PLL3,
235 sandbox_clk_pllv3(SANDBOX_PLLV3_USB, "pll3_usb_otg", "osc",
238 clk_dm(SANDBOX_CLK_PLL3_60M,
239 sandbox_clk_fixed_factor("pll3_60m", "pll3_usb_otg", 1, 8));
241 clk_dm(SANDBOX_CLK_PLL3_80M,
242 sandbox_clk_fixed_factor("pll3_80m", "pll3_usb_otg", 1, 6));
244 /* The HW adds +1 to the divider value (2+1) is the divider */
246 clk_dm(SANDBOX_CLK_ECSPI_ROOT,
247 sandbox_clk_divider("ecspi_root", "pll3_60m", ®, 19, 6));
249 clk_dm(SANDBOX_CLK_ECSPI1,
250 sandbox_clk_gate2("ecspi1", "ecspi_root", base + 0x6c, 0));
252 /* Select 'pll3_60m' */
254 clk_dm(SANDBOX_CLK_USDHC1_SEL,
255 sandbox_clk_mux("usdhc1_sel", ®, 16, 1, usdhc_sels,
256 ARRAY_SIZE(usdhc_sels)));
258 /* Select 'pll3_80m' */
260 clk_dm(SANDBOX_CLK_USDHC2_SEL,
261 sandbox_clk_mux("usdhc2_sel", ®, 17, 1, usdhc_sels,
262 ARRAY_SIZE(usdhc_sels)));
264 reg = BIT(28) | BIT(24) | BIT(16);
265 clk_dm(SANDBOX_CLK_I2C,
266 sandbox_clk_composite("i2c", i2c_sels, ARRAY_SIZE(i2c_sels),
269 clk_dm(SANDBOX_CLK_I2C_ROOT,
270 sandbox_clk_gate2("i2c_root", "i2c", base + 0x7c, 0));
275 U_BOOT_DRIVER(sandbox_clk_ccf) = {
276 .name = "sandbox_clk_ccf",
278 .probe = sandbox_clk_ccf_probe,
279 .of_match = sandbox_clk_ccf_test_ids,