3 # ====================================================================
4 # Written by Andy Polyakov <appro@fy.chalmers.se> for the OpenSSL
5 # project. The module is, however, dual licensed under OpenSSL and
6 # CRYPTOGAMS licenses depending on where you obtain it. For further
7 # details see http://www.openssl.org/~appro/cryptogams/.
8 # ====================================================================
12 # 2.22x RC4 tune-up:-) It should be noted though that my hand [as in
13 # "hand-coded assembler"] doesn't stand for the whole improvement
14 # coefficient. It turned out that eliminating RC4_CHAR from config
15 # line results in ~40% improvement (yes, even for C implementation).
16 # Presumably it has everything to do with AMD cache architecture and
17 # RAW or whatever penalties. Once again! The module *requires* config
18 # line *without* RC4_CHAR! As for coding "secret," I bet on partial
19 # register arithmetics. For example instead of 'inc %r8; and $255,%r8'
20 # I simply 'inc %r8b'. Even though optimization manual discourages
21 # to operate on partial registers, it turned out to be the best bet.
22 # At least for AMD... How IA32E would perform remains to be seen...
26 # As was shown by Marc Bevand reordering of couple of load operations
27 # results in even higher performance gain of 3.3x:-) At least on
28 # Opteron... For reference, 1x in this case is RC4_CHAR C-code
29 # compiled with gcc 3.3.2, which performs at ~54MBps per 1GHz clock.
30 # Latter means that if you want to *estimate* what to expect from
31 # *your* Opteron, then multiply 54 by 3.3 and clock frequency in GHz.
35 # Intel P4 EM64T core was found to run the AMD64 code really slow...
36 # The only way to achieve comparable performance on P4 was to keep
37 # RC4_CHAR. Kind of ironic, huh? As it's apparently impossible to
38 # compose blended code, which would perform even within 30% marginal
39 # on either AMD and Intel platforms, I implement both cases. See
40 # rc4_skey.c for further details...
44 # P4 EM64T core appears to be "allergic" to 64-bit inc/dec. Replacing
45 # those with add/sub results in 50% performance improvement of folded
50 # As was shown by Zou Nanhai loop unrolling can improve Intel EM64T
51 # performance by >30% [unlike P4 32-bit case that is]. But this is
52 # provided that loads are reordered even more aggressively! Both code
53 # pathes, AMD64 and EM64T, reorder loads in essentially same manner
54 # as my IA-64 implementation. On Opteron this resulted in modest 5%
55 # improvement [I had to test it], while final Intel P4 performance
56 # achieves respectful 432MBps on 2.8GHz processor now. For reference.
57 # If executed on Xeon, current RC4_CHAR code-path is 2.7x faster than
58 # RC4_INT code-path. While if executed on Opteron, it's only 25%
59 # slower than the RC4_INT one [meaning that if CPU ยต-arch detection
60 # is not implemented, then this final RC4_CHAR code-path should be
61 # preferred, as it provides better *all-round* performance].
65 # Intel Core2 was observed to perform poorly on both code paths:-( It
66 # apparently suffers from some kind of partial register stall, which
67 # occurs in 64-bit mode only [as virtually identical 32-bit loop was
68 # observed to outperform 64-bit one by almost 50%]. Adding two movzb to
69 # cloop1 boosts its performance by 80%! This loop appears to be optimal
70 # fit for Core2 and therefore the code was modified to skip cloop8 on
75 # Intel Westmere was observed to perform suboptimally. Adding yet
76 # another movzb to cloop1 improved performance by almost 50%! Core2
77 # performance is improved too, but nominally...
81 # The only code path that was not modified is P4-specific one. Non-P4
82 # Intel code path optimization is heavily based on submission by Maxim
83 # Perminov, Maxim Locktyukhin and Jim Guilford of Intel. I've used
84 # some of the ideas even in attempt to optmize the original RC4_INT
85 # code path... Current performance in cycles per processed byte (less
86 # is better) and improvement coefficients relative to previous
87 # version of this module are:
93 # Sandy Bridge 4.2/+120%
96 # (*) But corresponding loop has less instructions, which should have
97 # positive effect on upcoming Bulldozer, which has one less ALU.
98 # For reference, Intel code runs at 6.8 cpb rate on Opteron.
99 # (**) Note that Core2 result is ~15% lower than corresponding result
100 # for 32-bit code, meaning that it's possible to improve it,
101 # but more than likely at the cost of the others (see rc4-586.pl
102 # to get the idea)...
106 if ($flavour =~ /\./) { $output = $flavour; undef $flavour; }
108 $win64=0; $win64=1 if ($flavour =~ /[nm]asm|mingw64/ || $output =~ /\.asm$/);
110 $0 =~ m/(.*[\/\\])[^\/\\]+$/; $dir=$1;
111 ( $xlate="${dir}x86_64-xlate.pl" and -f $xlate ) or
112 ( $xlate="${dir}../../perlasm/x86_64-xlate.pl" and -f $xlate) or
113 die "can't locate x86_64-xlate.pl";
115 open OUT,"| \"$^X\" $xlate $flavour $output";
126 .extern OPENSSL_ia32cap_P
129 .type RC4,\@function,4
143 my $len="%r11"; # reassign input arguments
147 my @XX=("%r10","%rsi");
148 my @TX=("%rax","%rbx");
157 mov -8($dat),$XX[0]#b
161 mov OPENSSL_ia32cap_P(%rip),%r8d
166 movl ($dat,$XX[0],4),$TX[0]#d
169 bt \$30,%r8d # Intel CPU?
177 movl ($dat,$YY,4),$TY#d
178 movl $TX[0]#d,($dat,$YY,4)
179 movl $TY#d,($dat,$XX[0],4)
182 movl ($dat,$TX[0],4),$TY#d
183 movl ($dat,$XX[0],4),$TX[0]#d
185 movb $TY#b,($out,$inp)
195 for ($i=0;$i<8;$i++) {
196 $code.=<<___ if ($i==7);
201 movl ($dat,$YY,4),$TY#d
202 movl $TX[0]#d,($dat,$YY,4)
203 movl `4*($i==7?-1:$i)`($dat,$XX[1],4),$TX[1]#d
204 ror \$8,%r8 # ror is redundant when $i=0
205 movl $TY#d,4*$i($dat,$XX[0],4)
207 movb ($dat,$TY,4),%r8b
209 push(@TX,shift(@TX)); #push(@XX,shift(@XX)); # "rotate" registers
235 movl ($dat,$YY,4),$TY#d
236 movl $TX[0]#d,($dat,$YY,4)
237 movl $TY#d,($dat,$XX[0],4)
240 movl ($dat,$TX[0],4),$TY#d
241 movl ($dat,$XX[0],4),$TX[0]#d
243 movb $TY#b,($out,$inp)
253 lea ($dat,$XX[0],4),$XX[1]
258 my $xmm="%xmm".($j&1);
260 $code.=" add \$16,$XX[0]#b\n" if ($i==15);
261 $code.=" movdqu ($inp),%xmm2\n" if ($i==15);
262 $code.=" add $TX[0]#b,$YY#b\n" if ($i<=0);
263 $code.=" movl ($dat,$YY,4),$TY#d\n";
264 $code.=" pxor %xmm0,%xmm2\n" if ($i==0);
265 $code.=" psllq \$8,%xmm1\n" if ($i==0);
266 $code.=" pxor $xmm,$xmm\n" if ($i<=1);
267 $code.=" movl $TX[0]#d,($dat,$YY,4)\n";
268 $code.=" add $TY#b,$TX[0]#b\n";
269 $code.=" movl `4*($j+1)`($XX[1]),$TX[1]#d\n" if ($i<15);
270 $code.=" movz $TX[0]#b,$TX[0]#d\n";
271 $code.=" movl $TY#d,4*$j($XX[1])\n";
272 $code.=" pxor %xmm1,%xmm2\n" if ($i==0);
273 $code.=" lea ($dat,$XX[0],4),$XX[1]\n" if ($i==15);
274 $code.=" add $TX[1]#b,$YY#b\n" if ($i<15);
275 $code.=" pinsrw \$`($j>>1)&7`,($dat,$TX[0],4),$xmm\n";
276 $code.=" movdqu %xmm2,($out,$inp)\n" if ($i==0);
277 $code.=" lea 16($inp),$inp\n" if ($i==0);
278 $code.=" movl ($XX[1]),$TX[1]#d\n" if ($i==15);
287 for ($i=0;$i<16;$i++) {
288 $code.=".Loop16_enter:\n" if ($i==1);
290 push(@TX,shift(@TX)); # "rotate" registers
294 xor $YY,$YY # keyword to partial register
303 movdqu %xmm2,($out,$inp)
313 movl ($dat,$YY,4),$TY#d
314 movl $TX[0]#d,($dat,$YY,4)
315 movl $TY#d,($dat,$XX[0],4)
318 movl ($dat,$TX[0],4),$TY#d
319 movl ($dat,$XX[0],4),$TX[0]#d
321 movb $TY#b,($out,$inp)
330 movzb ($dat,$XX[0]),$TX[0]#d
339 # unroll 2x4-wise, because 64-bit rotates kill Intel P4...
340 for ($i=0;$i<4;$i++) {
344 movzb ($dat,$YY),$TY#d
345 movzb $XX[1]#b,$XX[1]#d
346 movzb ($dat,$XX[1]),$TX[1]#d
347 movb $TX[0]#b,($dat,$YY)
349 movb $TY#b,($dat,$XX[0])
350 jne .Lcmov$i # Intel cmov is sloooow...
357 push(@TX,shift(@TX)); push(@XX,shift(@XX)); # "rotate" registers
359 for ($i=4;$i<8;$i++) {
363 movzb ($dat,$YY),$TY#d
364 movzb $XX[1]#b,$XX[1]#d
365 movzb ($dat,$XX[1]),$TX[1]#d
366 movb $TX[0]#b,($dat,$YY)
368 movb $TY#b,($dat,$XX[0])
369 jne .Lcmov$i # Intel cmov is sloooow...
376 push(@TX,shift(@TX)); push(@XX,shift(@XX)); # "rotate" registers
396 movzb ($dat,$YY),$TY#d
397 movb $TX[0]#b,($dat,$YY)
398 movb $TY#b,($dat,$XX[0])
402 movzb $XX[0]#b,$XX[0]#d
403 movzb ($dat,$TY),$TY#d
404 movzb ($dat,$XX[0]),$TX[0]#d
416 movl $XX[0]#d,-8($dat)
433 .globl private_RC4_set_key
434 .type private_RC4_set_key,\@function,3
446 mov OPENSSL_ia32cap_P(%rip),$idx#d
447 bt \$20,$idx#d # RC4_CHAR?
453 mov %eax,($dat,%rax,4)
461 mov ($dat,$ido,4),%r10d
462 add ($inp,$len,1),$idx#b
465 mov ($dat,$idx,4),%r11d
467 mov %r10d,($dat,$idx,4)
468 mov %r11d,($dat,$ido,4)
483 mov ($dat,$ido),%r10b
484 add ($inp,$len),$idx#b
487 mov ($dat,$idx),%r11b
491 mov %r10b,($dat,$idx)
492 mov %r11b,($dat,$ido)
503 .size private_RC4_set_key,.-private_RC4_set_key
506 .type RC4_options,\@abi-omnipotent
509 lea .Lopts(%rip),%rax
510 mov OPENSSL_ia32cap_P(%rip),%edx
524 .asciz "rc4(8x,char)"
525 .asciz "rc4(16x,int)"
526 .asciz "RC4 for x86_64, CRYPTOGAMS by <appro\@openssl.org>"
528 .size RC4_options,.-RC4_options
531 # EXCEPTION_DISPOSITION handler (EXCEPTION_RECORD *rec,ULONG64 frame,
532 # CONTEXT *context,DISPATCHER_CONTEXT *disp)
540 .extern __imp_RtlVirtualUnwind
541 .type stream_se_handler,\@abi-omnipotent
555 mov 120($context),%rax # pull context->Rax
556 mov 248($context),%rbx # pull context->Rip
558 lea .Lprologue(%rip),%r10
559 cmp %r10,%rbx # context->Rip<prologue label
562 mov 152($context),%rax # pull context->Rsp
564 lea .Lepilogue(%rip),%r10
565 cmp %r10,%rbx # context->Rip>=epilogue label
573 mov %rbx,144($context) # restore context->Rbx
574 mov %r12,216($context) # restore context->R12
575 mov %r13,224($context) # restore context->R13
580 mov %rax,152($context) # restore context->Rsp
581 mov %rsi,168($context) # restore context->Rsi
582 mov %rdi,176($context) # restore context->Rdi
584 jmp .Lcommon_seh_exit
585 .size stream_se_handler,.-stream_se_handler
587 .type key_se_handler,\@abi-omnipotent
601 mov 152($context),%rax # pull context->Rsp
604 mov %rsi,168($context) # restore context->Rsi
605 mov %rdi,176($context) # restore context->Rdi
609 mov 40($disp),%rdi # disp->ContextRecord
610 mov $context,%rsi # context
611 mov \$154,%ecx # sizeof(CONTEXT)
612 .long 0xa548f3fc # cld; rep movsq
615 xor %rcx,%rcx # arg1, UNW_FLAG_NHANDLER
616 mov 8(%rsi),%rdx # arg2, disp->ImageBase
617 mov 0(%rsi),%r8 # arg3, disp->ControlPc
618 mov 16(%rsi),%r9 # arg4, disp->FunctionEntry
619 mov 40(%rsi),%r10 # disp->ContextRecord
620 lea 56(%rsi),%r11 # &disp->HandlerData
621 lea 24(%rsi),%r12 # &disp->EstablisherFrame
622 mov %r10,32(%rsp) # arg5
623 mov %r11,40(%rsp) # arg6
624 mov %r12,48(%rsp) # arg7
625 mov %rcx,56(%rsp) # arg8, (NULL)
626 call *__imp_RtlVirtualUnwind(%rip)
628 mov \$1,%eax # ExceptionContinueSearch
640 .size key_se_handler,.-key_se_handler
648 .rva .LSEH_begin_private_RC4_set_key
649 .rva .LSEH_end_private_RC4_set_key
650 .rva .LSEH_info_private_RC4_set_key
656 .rva stream_se_handler
657 .LSEH_info_private_RC4_set_key:
665 if ($reg =~ /%r[0-9]+/) { $reg .= $conv; }
666 elsif ($conv eq "b") { $reg =~ s/%[er]([^x]+)x?/%$1l/; }
667 elsif ($conv eq "w") { $reg =~ s/%[er](.+)/%$1/; }
668 elsif ($conv eq "d") { $reg =~ s/%[er](.+)/%e$1/; }
672 $code =~ s/(%[a-z0-9]+)#([bwd])/reg_part($1,$2)/gem;
673 $code =~ s/\`([^\`]*)\`/eval $1/gem;