2 * (C) Copyright 2000-2007
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * written or collected and sometimes rewritten by
28 * Magnus Damm <damm@bitsmart.com>
30 * minor modifications by
31 * Wolfgang Denk <wd@denx.de>
37 #include <asm/cache.h>
40 DECLARE_GLOBAL_DATA_PTR;
42 void board_reset(void);
44 #if defined(CONFIG_405GP) || \
45 defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
46 defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
50 static int pci_async_enabled(void)
52 #if defined(CONFIG_405GP)
53 return (mfdcr(strap) & PSR_PCI_ASYNC_EN);
56 #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
57 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
58 defined(CONFIG_460EX) || defined(CONFIG_460GT)
61 mfsdr(sdr_sdstp1, val);
62 return (val & SDR0_SDSTP1_PAME_MASK);
67 #if defined(CONFIG_PCI) && !defined(CONFIG_IOP480) && \
68 !defined(CONFIG_405) && !defined(CONFIG_405EX)
69 static int pci_arbiter_enabled(void)
71 #if defined(CONFIG_405GP)
72 return (mfdcr(strap) & PSR_PCI_ARBIT_EN);
75 #if defined(CONFIG_405EP)
76 return (mfdcr(cpc0_pci) & CPC0_PCI_ARBIT_EN);
79 #if defined(CONFIG_440GP)
80 return (mfdcr(cpc0_strp1) & CPC0_STRP1_PAE_MASK);
83 #if defined(CONFIG_440GX) || defined(CONFIG_440SP) || defined(CONFIG_440SPE)
87 return (val & 0x80000000);
89 #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
90 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
91 defined(CONFIG_460EX) || defined(CONFIG_460GT)
95 return (val & 0x80000000);
100 #if defined(CONFIG_405EP)
103 static int i2c_bootrom_enabled(void)
105 #if defined(CONFIG_405EP)
106 return (mfdcr(cpc0_boot) & CPC0_BOOT_SEP);
110 mfsdr(sdr_sdcs, val);
111 return (val & SDR0_SDCS_SDD);
116 #if defined(CONFIG_440GX)
117 #define SDR0_PINSTP_SHIFT 29
118 static char *bootstrap_str[] = {
128 static char bootstrap_char[] = { 'A', 'B', 'C', 'B', 'D', 'E', 'x', 'F' };
131 #if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
132 #define SDR0_PINSTP_SHIFT 30
133 static char *bootstrap_str[] = {
139 static char bootstrap_char[] = { 'A', 'B', 'C', 'D'};
142 #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
143 #define SDR0_PINSTP_SHIFT 29
144 static char *bootstrap_str[] = {
154 static char bootstrap_char[] = { 'A', 'B', 'C', 'D', 'E', 'G', 'F', 'H' };
157 #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
158 #define SDR0_PINSTP_SHIFT 29
159 static char *bootstrap_str[] = {
169 static char bootstrap_char[] = { 'A', 'B', 'C', 'D', 'E', 'G', 'F', 'H' };
172 #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
173 #define SDR0_PINSTP_SHIFT 29
174 static char *bootstrap_str[] = {
181 "I2C (Addr 0x54)", /* A8 */
182 "I2C (Addr 0x52)", /* A4 */
184 static char bootstrap_char[] = { 'A', 'B', 'C', 'D', 'E', 'G', 'F', 'H' };
187 #if defined(CONFIG_460SX)
188 #define SDR0_PINSTP_SHIFT 29
189 static char *bootstrap_str[] = {
194 "I2C (Addr 0x54)", /* A8 */
195 "I2C (Addr 0x52)", /* A4 */
197 static char bootstrap_char[] = { 'A', 'B', 'C', 'D', 'E', 'G' };
200 #if defined(CONFIG_405EZ)
201 #define SDR0_PINSTP_SHIFT 28
202 static char *bootstrap_str[] = {
205 "NAND (512 page, 4 addr cycle)",
209 "NAND (2K page, 5 addr cycle)",
213 "NAND (2K page, 4 addr cycle)",
215 "NAND (512 page, 3 addr cycle)",
220 static char bootstrap_char[] = { 'A', 'B', 'C', 'D', 'E', 'F', 'G', 'H', \
221 'I', 'x', 'K', 'L', 'M', 'N', 'O', 'P' };
224 #if defined(CONFIG_405EX)
225 #define SDR0_PINSTP_SHIFT 29
226 static char *bootstrap_str[] = {
236 static char bootstrap_char[] = { 'A', 'B', 'C', 'D', 'E', 'G', 'F', 'H' };
239 #if defined(SDR0_PINSTP_SHIFT)
240 static int bootstrap_option(void)
244 mfsdr(SDR_PINSTP, val);
245 return ((val & 0xf0000000) >> SDR0_PINSTP_SHIFT);
247 #endif /* SDR0_PINSTP_SHIFT */
250 #if defined(CONFIG_440)
251 static int do_chip_reset (unsigned long sys0, unsigned long sys1)
253 /* Changes to cpc0_sys0 and cpc0_sys1 require chip
256 mtdcr (cntrl0, mfdcr (cntrl0) | 0x80000000); /* Set SWE */
257 mtdcr (cpc0_sys0, sys0);
258 mtdcr (cpc0_sys1, sys1);
259 mtdcr (cntrl0, mfdcr (cntrl0) & ~0x80000000); /* Clr SWE */
260 mtspr (dbcr0, 0x20000000); /* Reset the chip */
269 #if !defined(CONFIG_405) /* not used on Xilinx 405 FPGA implementations */
270 uint pvr = get_pvr();
271 ulong clock = gd->cpu_clk;
274 #if !defined(CONFIG_IOP480)
275 char addstr[64] = "";
280 get_sys_info(&sys_info);
282 #if defined(CONFIG_XILINX_440)
283 puts("IBM PowerPC 4");
285 puts("AMCC PowerPC 4");
288 #if defined(CONFIG_405GP) || defined(CONFIG_405CR) || \
289 defined(CONFIG_405EP) || defined(CONFIG_405EZ) || \
290 defined(CONFIG_405EX)
293 #if defined(CONFIG_440)
294 #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
315 case PVR_405GP_RE: /* 405GP rev E and 405CR rev C have same PVR */
329 case PVR_405CR_RC: /* 405GP rev E and 405CR rev C have same PVR */
348 strcpy(addstr, "Security support");
353 strcpy(addstr, "No Security support");
358 strcpy(addstr, "Security support");
363 strcpy(addstr, "No Security support");
368 strcpy(addstr, "Security support");
373 strcpy(addstr, "No Security support");
378 strcpy(addstr, "Security support");
383 strcpy(addstr, "No Security support");
386 #if defined(CONFIG_440)
389 /* See errata 1.12: CHIP_4 */
390 if ((mfdcr(cpc0_sys0) != mfdcr(cpc0_strp0)) ||
391 (mfdcr(cpc0_sys1) != mfdcr(cpc0_strp1)) ){
392 puts ( "\n\t CPC0_SYSx DCRs corrupted. "
393 "Resetting chip ...\n");
394 udelay( 1000 * 1000 ); /* Give time for serial buf to clear */
395 do_chip_reset ( mfdcr(cpc0_strp0),
425 case PVR_440EP_RB: /* 440EP rev B and 440GR rev A have same PVR */
429 case PVR_440EP_RC: /* 440EP rev C and 440GR rev B have same PVR */
432 #endif /* CONFIG_440EP */
435 case PVR_440GR_RA: /* 440EP rev B and 440GR rev A have same PVR */
439 case PVR_440GR_RB: /* 440EP rev C and 440GR rev B have same PVR */
442 #endif /* CONFIG_440GR */
443 #endif /* CONFIG_440 */
446 case PVR_440EPX1_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
448 strcpy(addstr, "Security/Kasumi support");
451 case PVR_440EPX2_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
453 strcpy(addstr, "No Security/Kasumi support");
455 #endif /* CONFIG_440EPX */
458 case PVR_440GRX1_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
460 strcpy(addstr, "Security/Kasumi support");
463 case PVR_440GRX2_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
465 strcpy(addstr, "No Security/Kasumi support");
467 #endif /* CONFIG_440GRX */
469 case PVR_440SP_6_RAB:
471 strcpy(addstr, "RAID 6 support");
476 strcpy(addstr, "No RAID 6 support");
481 strcpy(addstr, "RAID 6 support");
486 strcpy(addstr, "No RAID 6 support");
489 case PVR_440SPe_6_RA:
491 strcpy(addstr, "RAID 6 support");
496 strcpy(addstr, "No RAID 6 support");
499 case PVR_440SPe_6_RB:
501 strcpy(addstr, "RAID 6 support");
506 strcpy(addstr, "No RAID 6 support");
511 strcpy(addstr, "No Security/Kasumi support");
514 case PVR_460EX_SE_RA:
516 strcpy(addstr, "Security/Kasumi support");
521 strcpy(addstr, "No Security/Kasumi support");
524 case PVR_460GT_SE_RA:
526 strcpy(addstr, "Security/Kasumi support");
531 strcpy(addstr, "Security support");
534 case PVR_460SX_RA_V1:
536 strcpy(addstr, "No Security support");
541 strcpy(addstr, "Security support");
544 case PVR_460GX_RA_V1:
546 strcpy(addstr, "No Security support");
554 printf (" UNKNOWN (PVR=%08x)", pvr);
558 printf (" at %s MHz (PLB=%lu, OPB=%lu, EBC=%lu MHz)\n", strmhz(buf, clock),
559 sys_info.freqPLB / 1000000,
560 get_OPB_freq() / 1000000,
561 sys_info.freqEBC / 1000000);
564 printf(" %s\n", addstr);
566 #if defined(I2C_BOOTROM)
567 printf (" I2C boot EEPROM %sabled\n", i2c_bootrom_enabled() ? "en" : "dis");
568 #endif /* I2C_BOOTROM */
569 #if defined(SDR0_PINSTP_SHIFT)
570 printf (" Bootstrap Option %c - ", bootstrap_char[bootstrap_option()]);
571 printf ("Boot ROM Location %s\n", bootstrap_str[bootstrap_option()]);
572 #endif /* SDR0_PINSTP_SHIFT */
574 #if defined(CONFIG_PCI) && !defined(CONFIG_405EX)
575 printf (" Internal PCI arbiter %sabled", pci_arbiter_enabled() ? "en" : "dis");
578 #if defined(PCI_ASYNC)
579 if (pci_async_enabled()) {
580 printf (", PCI async ext clock used");
582 printf (", PCI sync clock at %lu MHz",
583 sys_info.freqPLB / sys_info.pllPciDiv / 1000000);
587 #if defined(CONFIG_PCI) && !defined(CONFIG_405EX)
591 #if defined(CONFIG_405EP) || defined(CONFIG_405EZ) || defined(CONFIG_405EX)
592 printf (" 16 kB I-Cache 16 kB D-Cache");
593 #elif defined(CONFIG_440)
594 printf (" 32 kB I-Cache 32 kB D-Cache");
596 printf (" 16 kB I-Cache %d kB D-Cache",
597 ((pvr | 0x00000001) == PVR_405GPR_RB) ? 16 : 8);
599 #endif /* !defined(CONFIG_IOP480) */
601 #if defined(CONFIG_IOP480)
602 printf ("PLX IOP480 (PVR=%08x)", pvr);
603 printf (" at %s MHz:", strmhz(buf, clock));
604 printf (" %u kB I-Cache", 4);
605 printf (" %u kB D-Cache", 2);
608 #endif /* !defined(CONFIG_405) */
615 int ppc440spe_revB() {
619 if ((pvr == PVR_440SPe_6_RB) || (pvr == PVR_440SPe_RB))
625 /* ------------------------------------------------------------------------- */
627 int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
629 #if defined(CONFIG_BOARD_RESET)
632 #if defined(CONFIG_SYS_4xx_RESET_TYPE)
633 mtspr(dbcr0, CONFIG_SYS_4xx_RESET_TYPE << 28);
636 * Initiate system reset in debug control register DBCR
638 mtspr(dbcr0, 0x30000000);
639 #endif /* defined(CONFIG_SYS_4xx_RESET_TYPE) */
640 #endif /* defined(CONFIG_BOARD_RESET) */
647 * Get timebase clock frequency
649 unsigned long get_tbclk (void)
651 #if !defined(CONFIG_IOP480)
654 get_sys_info(&sys_info);
655 return (sys_info.freqProcessor);
663 #if defined(CONFIG_WATCHDOG)
664 void watchdog_reset(void)
666 int re_enable = disable_interrupts();
667 reset_4xx_watchdog();
668 if (re_enable) enable_interrupts();
671 void reset_4xx_watchdog(void)
676 mtspr(tsr, 0x40000000);
678 #endif /* CONFIG_WATCHDOG */