2 * (C) Copyright 2004 Texas Insturments
5 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
6 * Marius Groeger <mgroeger@sysgo.de>
9 * Gary Jennejohn, DENX Software Engineering, <gj@denx.de>
11 * See file CREDITS for list of people who contributed to this
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
36 #include <asm/arch/omap2420.h>
38 /* read co-processor 15, register #1 (control register) */
39 static unsigned long read_p15_c1 (void)
44 "mrc p15, 0, %0, c1, c0, 0 @ read control reg\n"
51 /* write to co-processor 15, register #1 (control register) */
52 static void write_p15_c1 (unsigned long value)
55 "mcr p15, 0, %0, c1, c0, 0 @ write it back\n"
63 static void cp_delay (void)
67 /* Many OMAP regs need at least 2 nops */
68 for (i = 0; i < 100; i++);
71 /* See also ARM Ref. Man. */
72 #define C1_MMU (1<<0) /* mmu off/on */
73 #define C1_ALIGN (1<<1) /* alignment faults off/on */
74 #define C1_DC (1<<2) /* dcache off/on */
75 #define C1_WB (1<<3) /* merging write buffer on/off */
76 #define C1_BIG_ENDIAN (1<<7) /* big endian off/on */
77 #define C1_SYS_PROT (1<<8) /* system protection */
78 #define C1_ROM_PROT (1<<9) /* ROM protection */
79 #define C1_IC (1<<12) /* icache off/on */
80 #define C1_HIGH_VECTORS (1<<13) /* location of vectors: low/high addresses */
81 #define RESERVED_1 (0xf << 3) /* must be 111b for R/W */
86 * setup up stacks if necessary
89 DECLARE_GLOBAL_DATA_PTR;
91 IRQ_STACK_START = _armboot_start - CFG_MALLOC_LEN - CFG_GBL_DATA_SIZE - 4;
92 FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ;
97 int cleanup_before_linux (void)
100 * this function is called just before we call linux
101 * it prepares the processor for linux
103 * we turn off caches etc ...
108 disable_interrupts ();
112 extern void lcd_disable(void);
113 extern void lcd_panel_disable(void);
115 lcd_disable(); /* proper disable of lcd & panel */
120 /* turn off I/D-cache */
121 asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
122 i &= ~(C1_DC | C1_IC);
123 asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
125 /* flush I/D-cache */
127 asm ("mcr p15, 0, %0, c7, c7, 0": :"r" (i)); /* invalidate both caches and flush btb */
128 asm ("mcr p15, 0, %0, c7, c10, 4": :"r" (i)); /* mem barrier to sync things */
132 int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
134 disable_interrupts ();
140 void icache_enable (void)
144 reg = read_p15_c1 (); /* get control reg. */
146 write_p15_c1 (reg | C1_IC);
149 void icache_disable (void)
153 reg = read_p15_c1 ();
155 write_p15_c1 (reg & ~C1_IC);
158 int icache_status (void)
160 return(read_p15_c1 () & C1_IC) != 0;