2 * Copyright (c) 2011 The Chromium OS Authors.
3 * (C) Copyright 2002-2006
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
8 * Marius Groeger <mgroeger@sysgo.de>
10 * SPDX-License-Identifier: GPL-2.0+
14 #include <linux/compiler.h>
17 #include <environment.h>
21 #if defined(CONFIG_CMD_IDE)
30 /* TODO: Can we move these into arch/ headers? */
40 #if defined(CONFIG_MP) && (defined(CONFIG_MPC86xx) || defined(CONFIG_E500))
47 #include <status_led.h>
50 #include <asm/errno.h>
52 #include <asm/sections.h>
53 #if defined(CONFIG_X86) || defined(CONFIG_ARC)
54 #include <asm/init_helpers.h>
55 #include <asm/relocate.h>
58 #include <asm/state.h>
61 #include <linux/compiler.h>
64 * Pointer to initial global data area
66 * Here we initialize it if needed.
68 #ifdef XTRN_DECLARE_GLOBAL_DATA_PTR
69 #undef XTRN_DECLARE_GLOBAL_DATA_PTR
70 #define XTRN_DECLARE_GLOBAL_DATA_PTR /* empty = allocate here */
71 DECLARE_GLOBAL_DATA_PTR = (gd_t *) (CONFIG_SYS_INIT_GD_ADDR);
73 DECLARE_GLOBAL_DATA_PTR;
77 * TODO(sjg@chromium.org): IMO this code should be
78 * refactored to a single function, something like:
80 * void led_set_state(enum led_colour_t colour, int on);
82 /************************************************************************
83 * Coloured LED functionality
84 ************************************************************************
85 * May be supplied by boards if desired
87 __weak void coloured_LED_init(void) {}
88 __weak void red_led_on(void) {}
89 __weak void red_led_off(void) {}
90 __weak void green_led_on(void) {}
91 __weak void green_led_off(void) {}
92 __weak void yellow_led_on(void) {}
93 __weak void yellow_led_off(void) {}
94 __weak void blue_led_on(void) {}
95 __weak void blue_led_off(void) {}
98 * Why is gd allocated a register? Prior to reloc it might be better to
99 * just pass it around to each function in this file?
101 * After reloc one could argue that it is hardly used and doesn't need
102 * to be in a register. Or if it is it should perhaps hold pointers to all
103 * global data for all modules, so that post-reloc we can avoid the massive
104 * literal pool we get on ARM. Or perhaps just encourage each module to use
109 * Could the CONFIG_SPL_BUILD infection become a flag in gd?
112 #if defined(CONFIG_WATCHDOG) || defined(CONFIG_HW_WATCHDOG)
113 static int init_func_watchdog_init(void)
115 # if defined(CONFIG_HW_WATCHDOG) && (defined(CONFIG_BLACKFIN) || \
116 defined(CONFIG_M68K) || defined(CONFIG_MICROBLAZE) || \
117 defined(CONFIG_SH) || defined(CONFIG_AT91SAM9_WATCHDOG) || \
118 defined(CONFIG_IMX_WATCHDOG))
121 puts(" Watchdog enabled\n");
127 int init_func_watchdog_reset(void)
133 #endif /* CONFIG_WATCHDOG */
135 __weak void board_add_ram_info(int use_default)
137 /* please define platform specific board_add_ram_info() */
140 static int init_baud_rate(void)
142 gd->baudrate = getenv_ulong("baudrate", 10, CONFIG_BAUDRATE);
146 static int display_text_info(void)
148 #if !defined(CONFIG_SANDBOX) && !defined(CONFIG_EFI_APP)
149 ulong bss_start, bss_end, text_base;
151 bss_start = (ulong)&__bss_start;
152 bss_end = (ulong)&__bss_end;
154 #ifdef CONFIG_SYS_TEXT_BASE
155 text_base = CONFIG_SYS_TEXT_BASE;
157 text_base = CONFIG_SYS_MONITOR_BASE;
160 debug("U-Boot code: %08lX -> %08lX BSS: -> %08lX\n",
161 text_base, bss_start, bss_end);
164 #ifdef CONFIG_MODEM_SUPPORT
165 debug("Modem Support enabled\n");
167 #ifdef CONFIG_USE_IRQ
168 debug("IRQ Stack: %08lx\n", IRQ_STACK_START);
169 debug("FIQ Stack: %08lx\n", FIQ_STACK_START);
175 static int announce_dram_init(void)
181 #if defined(CONFIG_MIPS) || defined(CONFIG_PPC) || defined(CONFIG_M68K)
182 static int init_func_ram(void)
184 #ifdef CONFIG_BOARD_TYPES
185 int board_type = gd->board_type;
187 int board_type = 0; /* use dummy arg */
190 gd->ram_size = initdram(board_type);
192 if (gd->ram_size > 0)
195 puts("*** failed ***\n");
200 static int show_dram_config(void)
202 unsigned long long size;
204 #ifdef CONFIG_NR_DRAM_BANKS
207 debug("\nRAM Configuration:\n");
208 for (i = size = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
209 size += gd->bd->bi_dram[i].size;
210 debug("Bank #%d: %llx ", i,
211 (unsigned long long)(gd->bd->bi_dram[i].start));
213 print_size(gd->bd->bi_dram[i].size, "\n");
221 print_size(size, "");
222 board_add_ram_info(0);
228 __weak void dram_init_banksize(void)
230 #if defined(CONFIG_NR_DRAM_BANKS) && defined(CONFIG_SYS_SDRAM_BASE)
231 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
232 gd->bd->bi_dram[0].size = get_effective_memsize();
236 #if defined(CONFIG_HARD_I2C) || defined(CONFIG_SYS_I2C)
237 static int init_func_i2c(void)
240 #ifdef CONFIG_SYS_I2C
243 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
250 #if defined(CONFIG_HARD_SPI)
251 static int init_func_spi(void)
261 static int zero_global_data(void)
263 memset((void *)gd, '\0', sizeof(gd_t));
268 static int setup_mon_len(void)
270 #if defined(__ARM__) || defined(__MICROBLAZE__)
271 gd->mon_len = (ulong)&__bss_end - (ulong)_start;
272 #elif defined(CONFIG_SANDBOX) || defined(CONFIG_EFI_APP)
273 gd->mon_len = (ulong)&_end - (ulong)_init;
274 #elif defined(CONFIG_BLACKFIN) || defined(CONFIG_NIOS2)
275 gd->mon_len = CONFIG_SYS_MONITOR_LEN;
276 #elif defined(CONFIG_NDS32)
277 gd->mon_len = (ulong)(&__bss_end) - (ulong)(&_start);
279 /* TODO: use (ulong)&__bss_end - (ulong)&__text_start; ? */
280 gd->mon_len = (ulong)&__bss_end - CONFIG_SYS_MONITOR_BASE;
285 __weak int arch_cpu_init(void)
290 #ifdef CONFIG_SANDBOX
291 static int setup_ram_buf(void)
293 struct sandbox_state *state = state_get_current();
295 gd->arch.ram_buf = state->ram_buf;
296 gd->ram_size = state->ram_size;
302 /* Get the top of usable RAM */
303 __weak ulong board_get_usable_ram_top(ulong total_size)
305 #ifdef CONFIG_SYS_SDRAM_BASE
307 * Detect whether we have so much RAM that it goes past the end of our
308 * 32-bit address space. If so, clip the usable RAM so it doesn't.
310 if (gd->ram_top < CONFIG_SYS_SDRAM_BASE)
312 * Will wrap back to top of 32-bit space when reservations
320 __weak phys_size_t board_reserve_ram_top(phys_size_t ram_size)
322 #ifdef CONFIG_SYS_MEM_TOP_HIDE
323 return ram_size - CONFIG_SYS_MEM_TOP_HIDE;
329 static int setup_dest_addr(void)
331 debug("Monitor len: %08lX\n", gd->mon_len);
333 * Ram is setup, size stored in gd !!
335 debug("Ram size: %08lX\n", (ulong)gd->ram_size);
336 #ifdef CONFIG_SYS_MEM_RESERVE_SECURE
337 /* Reserve memory for secure MMU tables, and/or security monitor */
338 gd->ram_size -= CONFIG_SYS_MEM_RESERVE_SECURE;
340 * Record secure memory location. Need recalcuate if memory splits
341 * into banks, or the ram base is not zero.
343 gd->secure_ram = gd->ram_size;
346 * Subtract specified amount of memory to hide so that it won't
347 * get "touched" at all by U-Boot. By fixing up gd->ram_size
348 * the Linux kernel should now get passed the now "corrected"
349 * memory size and won't touch it either. This has been used
350 * by arch/powerpc exclusively. Now ARMv8 takes advantage of
351 * thie mechanism. If memory is split into banks, addresses
352 * need to be calculated.
354 gd->ram_size = board_reserve_ram_top(gd->ram_size);
356 #ifdef CONFIG_SYS_SDRAM_BASE
357 gd->ram_top = CONFIG_SYS_SDRAM_BASE;
359 gd->ram_top += get_effective_memsize();
360 gd->ram_top = board_get_usable_ram_top(gd->mon_len);
361 gd->relocaddr = gd->ram_top;
362 debug("Ram top: %08lX\n", (ulong)gd->ram_top);
363 #if defined(CONFIG_MP) && (defined(CONFIG_MPC86xx) || defined(CONFIG_E500))
365 * We need to make sure the location we intend to put secondary core
366 * boot code is reserved and not used by any part of u-boot
368 if (gd->relocaddr > determine_mp_bootpg(NULL)) {
369 gd->relocaddr = determine_mp_bootpg(NULL);
370 debug("Reserving MP boot page to %08lx\n", gd->relocaddr);
376 #if defined(CONFIG_SPARC)
377 static int reserve_prom(void)
379 /* defined in arch/sparc/cpu/leon?/prom.c */
380 extern void *__prom_start_reloc;
381 int size = 8192; /* page table = 2k, prom = 6k */
382 gd->relocaddr -= size;
383 __prom_start_reloc = map_sysmem(gd->relocaddr + 2048, size - 2048);
384 debug("Reserving %dk for PROM and page table at %08lx\n", size,
390 #if defined(CONFIG_LOGBUFFER) && !defined(CONFIG_ALT_LB_ADDR)
391 static int reserve_logbuffer(void)
393 /* reserve kernel log buffer */
394 gd->relocaddr -= LOGBUFF_RESERVE;
395 debug("Reserving %dk for kernel logbuffer at %08lx\n", LOGBUFF_LEN,
402 /* reserve protected RAM */
403 static int reserve_pram(void)
407 reg = getenv_ulong("pram", 10, CONFIG_PRAM);
408 gd->relocaddr -= (reg << 10); /* size is in kB */
409 debug("Reserving %ldk for protected RAM at %08lx\n", reg,
413 #endif /* CONFIG_PRAM */
415 /* Round memory pointer down to next 4 kB limit */
416 static int reserve_round_4k(void)
418 gd->relocaddr &= ~(4096 - 1);
422 #if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF)) && \
424 static int reserve_mmu(void)
426 /* reserve TLB table */
427 gd->arch.tlb_size = PGTABLE_SIZE;
428 gd->relocaddr -= gd->arch.tlb_size;
430 /* round down to next 64 kB limit */
431 gd->relocaddr &= ~(0x10000 - 1);
433 gd->arch.tlb_addr = gd->relocaddr;
434 debug("TLB table from %08lx to %08lx\n", gd->arch.tlb_addr,
435 gd->arch.tlb_addr + gd->arch.tlb_size);
441 static int reserve_lcd(void)
443 #ifdef CONFIG_FB_ADDR
444 gd->fb_base = CONFIG_FB_ADDR;
446 /* reserve memory for LCD display (always full pages) */
447 gd->relocaddr = lcd_setmem(gd->relocaddr);
448 gd->fb_base = gd->relocaddr;
449 #endif /* CONFIG_FB_ADDR */
452 #endif /* CONFIG_LCD */
454 static int reserve_trace(void)
457 gd->relocaddr -= CONFIG_TRACE_BUFFER_SIZE;
458 gd->trace_buff = map_sysmem(gd->relocaddr, CONFIG_TRACE_BUFFER_SIZE);
459 debug("Reserving %dk for trace data at: %08lx\n",
460 CONFIG_TRACE_BUFFER_SIZE >> 10, gd->relocaddr);
466 #if defined(CONFIG_VIDEO) && (!defined(CONFIG_PPC) || defined(CONFIG_8xx)) && \
467 !defined(CONFIG_ARM) && !defined(CONFIG_X86) && \
468 !defined(CONFIG_BLACKFIN) && !defined(CONFIG_M68K)
469 static int reserve_video(void)
471 /* reserve memory for video display (always full pages) */
472 gd->relocaddr = video_setmem(gd->relocaddr);
473 gd->fb_base = gd->relocaddr;
479 static int reserve_uboot(void)
482 * reserve memory for U-Boot code, data & bss
483 * round down to next 4 kB limit
485 gd->relocaddr -= gd->mon_len;
486 gd->relocaddr &= ~(4096 - 1);
488 /* round down to next 64 kB limit so that IVPR stays aligned */
489 gd->relocaddr &= ~(65536 - 1);
492 debug("Reserving %ldk for U-Boot at: %08lx\n", gd->mon_len >> 10,
495 gd->start_addr_sp = gd->relocaddr;
500 #ifndef CONFIG_SPL_BUILD
501 /* reserve memory for malloc() area */
502 static int reserve_malloc(void)
504 gd->start_addr_sp = gd->start_addr_sp - TOTAL_MALLOC_LEN;
505 debug("Reserving %dk for malloc() at: %08lx\n",
506 TOTAL_MALLOC_LEN >> 10, gd->start_addr_sp);
510 /* (permanently) allocate a Board Info struct */
511 static int reserve_board(void)
514 gd->start_addr_sp -= sizeof(bd_t);
515 gd->bd = (bd_t *)map_sysmem(gd->start_addr_sp, sizeof(bd_t));
516 memset(gd->bd, '\0', sizeof(bd_t));
517 debug("Reserving %zu Bytes for Board Info at: %08lx\n",
518 sizeof(bd_t), gd->start_addr_sp);
524 static int setup_machine(void)
526 #ifdef CONFIG_MACH_TYPE
527 gd->bd->bi_arch_number = CONFIG_MACH_TYPE; /* board id for Linux */
532 static int reserve_global_data(void)
534 gd->start_addr_sp -= sizeof(gd_t);
535 gd->new_gd = (gd_t *)map_sysmem(gd->start_addr_sp, sizeof(gd_t));
536 debug("Reserving %zu Bytes for Global Data at: %08lx\n",
537 sizeof(gd_t), gd->start_addr_sp);
541 static int reserve_fdt(void)
543 #ifndef CONFIG_OF_EMBED
545 * If the device tree is sitting immediately above our image then we
546 * must relocate it. If it is embedded in the data section, then it
547 * will be relocated with other data.
550 gd->fdt_size = ALIGN(fdt_totalsize(gd->fdt_blob) + 0x1000, 32);
552 gd->start_addr_sp -= gd->fdt_size;
553 gd->new_fdt = map_sysmem(gd->start_addr_sp, gd->fdt_size);
554 debug("Reserving %lu Bytes for FDT at: %08lx\n",
555 gd->fdt_size, gd->start_addr_sp);
562 int arch_reserve_stacks(void)
567 static int reserve_stacks(void)
569 /* make stack pointer 16-byte aligned */
570 gd->start_addr_sp -= 16;
571 gd->start_addr_sp &= ~0xf;
574 * let the architecture-specific code tailor gd->start_addr_sp and
577 return arch_reserve_stacks();
580 static int display_new_sp(void)
582 debug("New Stack Pointer is: %08lx\n", gd->start_addr_sp);
587 #if defined(CONFIG_PPC) || defined(CONFIG_M68K) || defined(CONFIG_MIPS)
588 static int setup_board_part1(void)
593 * Save local variables to board info struct
595 bd->bi_memstart = CONFIG_SYS_SDRAM_BASE; /* start of memory */
596 bd->bi_memsize = gd->ram_size; /* size in bytes */
598 #ifdef CONFIG_SYS_SRAM_BASE
599 bd->bi_sramstart = CONFIG_SYS_SRAM_BASE; /* start of SRAM */
600 bd->bi_sramsize = CONFIG_SYS_SRAM_SIZE; /* size of SRAM */
603 #if defined(CONFIG_8xx) || defined(CONFIG_MPC8260) || defined(CONFIG_5xx) || \
604 defined(CONFIG_E500) || defined(CONFIG_MPC86xx)
605 bd->bi_immr_base = CONFIG_SYS_IMMR; /* base of IMMR register */
607 #if defined(CONFIG_MPC5xxx) || defined(CONFIG_M68K)
608 bd->bi_mbar_base = CONFIG_SYS_MBAR; /* base of internal registers */
610 #if defined(CONFIG_MPC83xx)
611 bd->bi_immrbar = CONFIG_SYS_IMMR;
618 #if defined(CONFIG_PPC) || defined(CONFIG_M68K)
619 static int setup_board_part2(void)
623 bd->bi_intfreq = gd->cpu_clk; /* Internal Freq, in Hz */
624 bd->bi_busfreq = gd->bus_clk; /* Bus Freq, in Hz */
625 #if defined(CONFIG_CPM2)
626 bd->bi_cpmfreq = gd->arch.cpm_clk;
627 bd->bi_brgfreq = gd->arch.brg_clk;
628 bd->bi_sccfreq = gd->arch.scc_clk;
629 bd->bi_vco = gd->arch.vco_out;
630 #endif /* CONFIG_CPM2 */
631 #if defined(CONFIG_MPC512X)
632 bd->bi_ipsfreq = gd->arch.ips_clk;
633 #endif /* CONFIG_MPC512X */
634 #if defined(CONFIG_MPC5xxx)
635 bd->bi_ipbfreq = gd->arch.ipb_clk;
636 bd->bi_pcifreq = gd->pci_clk;
637 #endif /* CONFIG_MPC5xxx */
638 #if defined(CONFIG_M68K) && defined(CONFIG_PCI)
639 bd->bi_pcifreq = gd->pci_clk;
641 #if defined(CONFIG_EXTRA_CLOCK)
642 bd->bi_inpfreq = gd->arch.inp_clk; /* input Freq in Hz */
643 bd->bi_vcofreq = gd->arch.vco_clk; /* vco Freq in Hz */
644 bd->bi_flbfreq = gd->arch.flb_clk; /* flexbus Freq in Hz */
651 #ifdef CONFIG_SYS_EXTBDINFO
652 static int setup_board_extra(void)
656 strncpy((char *) bd->bi_s_version, "1.2", sizeof(bd->bi_s_version));
657 strncpy((char *) bd->bi_r_version, U_BOOT_VERSION,
658 sizeof(bd->bi_r_version));
660 bd->bi_procfreq = gd->cpu_clk; /* Processor Speed, In Hz */
661 bd->bi_plb_busfreq = gd->bus_clk;
662 #if defined(CONFIG_405GP) || defined(CONFIG_405EP) || \
663 defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
664 defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
665 bd->bi_pci_busfreq = get_PCI_freq();
666 bd->bi_opbfreq = get_OPB_freq();
667 #elif defined(CONFIG_XILINX_405)
668 bd->bi_pci_busfreq = get_PCI_freq();
676 static int init_post(void)
678 post_bootmode_init();
679 post_run(NULL, POST_ROM | post_bootmode_get(0));
685 static int setup_dram_config(void)
687 /* Ram is board specific, so move it to board code ... */
688 dram_init_banksize();
693 static int reloc_fdt(void)
695 #ifndef CONFIG_OF_EMBED
696 if (gd->flags & GD_FLG_SKIP_RELOC)
699 memcpy(gd->new_fdt, gd->fdt_blob, gd->fdt_size);
700 gd->fdt_blob = gd->new_fdt;
707 static int setup_reloc(void)
709 if (gd->flags & GD_FLG_SKIP_RELOC) {
710 debug("Skipping relocation due to flag\n");
714 #ifdef CONFIG_SYS_TEXT_BASE
715 gd->reloc_off = gd->relocaddr - CONFIG_SYS_TEXT_BASE;
718 * On all ColdFire arch cpu, monitor code starts always
719 * just after the default vector table location, so at 0x400
721 gd->reloc_off = gd->relocaddr - (CONFIG_SYS_TEXT_BASE + 0x400);
724 memcpy(gd->new_gd, (char *)gd, sizeof(gd_t));
726 debug("Relocation Offset is: %08lx\n", gd->reloc_off);
727 debug("Relocating to %08lx, new gd at %08lx, sp at %08lx\n",
728 gd->relocaddr, (ulong)map_to_sysmem(gd->new_gd),
734 /* ARM calls relocate_code from its crt0.S */
735 #if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX)
737 static int jump_to_copy(void)
739 if (gd->flags & GD_FLG_SKIP_RELOC)
742 * x86 is special, but in a nice way. It uses a trampoline which
743 * enables the dcache if possible.
745 * For now, other archs use relocate_code(), which is implemented
746 * similarly for all archs. When we do generic relocation, hopefully
747 * we can make all archs enable the dcache prior to relocation.
749 #if defined(CONFIG_X86) || defined(CONFIG_ARC)
751 * SDRAM and console are now initialised. The final stack can now
752 * be setup in SDRAM. Code execution will continue in Flash, but
753 * with the stack in SDRAM and Global Data in temporary memory
756 arch_setup_gd(gd->new_gd);
757 board_init_f_r_trampoline(gd->start_addr_sp);
759 relocate_code(gd->start_addr_sp, gd->new_gd, gd->relocaddr);
766 /* Record the board_init_f() bootstage (after arch_cpu_init()) */
767 static int mark_bootstage(void)
769 bootstage_mark_name(BOOTSTAGE_ID_START_UBOOT_F, "board_init_f");
774 static int initf_console_record(void)
776 #if defined(CONFIG_CONSOLE_RECORD) && defined(CONFIG_SYS_MALLOC_F_LEN)
777 return console_record_init();
783 static int initf_dm(void)
785 #if defined(CONFIG_DM) && defined(CONFIG_SYS_MALLOC_F_LEN)
788 ret = dm_init_and_scan(true);
796 /* Architecture-specific memory reservation */
797 __weak int reserve_arch(void)
802 __weak int arch_cpu_init_dm(void)
807 static init_fnc_t init_sequence_f[] = {
808 #ifdef CONFIG_SANDBOX
812 #ifdef CONFIG_OF_CONTROL
819 initf_console_record,
820 #if defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx)
821 /* TODO: can this go into arch_cpu_init()? */
824 #if defined(CONFIG_X86) && defined(CONFIG_HAVE_FSP)
827 arch_cpu_init, /* basic arch cpu dependent setup */
830 mark_bootstage, /* need timer, go after init dm */
831 #if defined(CONFIG_BOARD_EARLY_INIT_F)
834 /* TODO: can any of this go into arch_cpu_init()? */
835 #if defined(CONFIG_PPC) && !defined(CONFIG_8xx_CPUCLK_DEFAULT)
836 get_clocks, /* get CPU and bus clocks (etc.) */
837 #if defined(CONFIG_TQM8xxL) && !defined(CONFIG_TQM866M) \
838 && !defined(CONFIG_TQM885D)
839 adjust_sdram_tbs_8xx,
841 /* TODO: can we rename this to timer_init()? */
844 #if defined(CONFIG_ARM) || defined(CONFIG_MIPS) || \
845 defined(CONFIG_BLACKFIN) || defined(CONFIG_NDS32) || \
846 defined(CONFIG_SPARC)
847 timer_init, /* initialize timer */
849 #ifdef CONFIG_SYS_ALLOC_DPRAM
850 #if !defined(CONFIG_CPM2)
854 #if defined(CONFIG_BOARD_POSTCLK_INIT)
857 #if defined(CONFIG_SYS_FSL_CLK) || defined(CONFIG_M68K)
860 env_init, /* initialize environment */
861 #if defined(CONFIG_8xx_CPUCLK_DEFAULT)
862 /* get CPU and bus clocks according to the environment variable */
864 /* adjust sdram refresh rate according to the new clock */
868 init_baud_rate, /* initialze baudrate settings */
869 serial_init, /* serial communications setup */
870 console_init_f, /* stage 1 init of console */
871 #ifdef CONFIG_SANDBOX
872 sandbox_early_getopt_check,
874 #ifdef CONFIG_OF_CONTROL
877 display_options, /* say that we are here */
878 display_text_info, /* show debugging info if required */
879 #if defined(CONFIG_MPC8260)
882 #endif /* CONFIG_MPC8260 */
883 #if defined(CONFIG_MPC83xx)
886 #if defined(CONFIG_PPC) || defined(CONFIG_M68K)
889 print_cpuinfo, /* display cpu info (and speed) */
890 #if defined(CONFIG_MPC5xxx)
892 #endif /* CONFIG_MPC5xxx */
893 #if defined(CONFIG_DISPLAY_BOARDINFO)
896 INIT_FUNC_WATCHDOG_INIT
897 #if defined(CONFIG_MISC_INIT_F)
900 INIT_FUNC_WATCHDOG_RESET
901 #if defined(CONFIG_HARD_I2C) || defined(CONFIG_SYS_I2C)
904 #if defined(CONFIG_HARD_SPI)
908 /* TODO: unify all these dram functions? */
909 #if defined(CONFIG_ARM) || defined(CONFIG_X86) || defined(CONFIG_NDS32) || \
910 defined(CONFIG_MICROBLAZE) || defined(CONFIG_AVR32)
911 dram_init, /* configure available RAM banks */
913 #if defined(CONFIG_MIPS) || defined(CONFIG_PPC) || defined(CONFIG_M68K)
919 INIT_FUNC_WATCHDOG_RESET
920 #if defined(CONFIG_SYS_DRAM_TEST)
922 #endif /* CONFIG_SYS_DRAM_TEST */
923 INIT_FUNC_WATCHDOG_RESET
928 INIT_FUNC_WATCHDOG_RESET
930 * Now that we have DRAM mapped and working, we can
931 * relocate the code and continue running from DRAM.
933 * Reserve memory at end of RAM for (top down in that order):
934 * - area that won't get touched by U-Boot and Linux (optional)
935 * - kernel log buffer
939 * - board info struct
942 #if defined(CONFIG_BLACKFIN)
943 /* Blackfin u-boot monitor should be on top of the ram */
946 #if defined(CONFIG_SPARC)
949 #if defined(CONFIG_LOGBUFFER) && !defined(CONFIG_ALT_LB_ADDR)
956 #if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF)) && \
964 /* TODO: Why the dependency on CONFIG_8xx? */
965 #if defined(CONFIG_VIDEO) && (!defined(CONFIG_PPC) || defined(CONFIG_8xx)) && \
966 !defined(CONFIG_ARM) && !defined(CONFIG_X86) && \
967 !defined(CONFIG_BLACKFIN) && !defined(CONFIG_M68K)
970 #if !defined(CONFIG_BLACKFIN)
973 #ifndef CONFIG_SPL_BUILD
984 #if defined(CONFIG_PPC) || defined(CONFIG_M68K) || defined(CONFIG_MIPS)
987 #if defined(CONFIG_PPC) || defined(CONFIG_M68K)
988 INIT_FUNC_WATCHDOG_RESET
992 #ifdef CONFIG_SYS_EXTBDINFO
995 INIT_FUNC_WATCHDOG_RESET
998 #if defined(CONFIG_X86) || defined(CONFIG_ARC)
1001 do_elf_reloc_fixups,
1003 #if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX)
1009 void board_init_f(ulong boot_flags)
1011 #ifdef CONFIG_SYS_GENERIC_GLOBAL_DATA
1013 * For some archtectures, global data is initialized and used before
1014 * calling this function. The data should be preserved. For others,
1015 * CONFIG_SYS_GENERIC_GLOBAL_DATA should be defined and use the stack
1016 * here to host global data until relocation.
1023 * Clear global data before it is accessed at debug print
1024 * in initcall_run_list. Otherwise the debug print probably
1025 * get the wrong vaule of gd->have_console.
1030 gd->flags = boot_flags;
1031 gd->have_console = 0;
1033 if (initcall_run_list(init_sequence_f))
1036 #if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) && \
1037 !defined(CONFIG_EFI_APP)
1038 /* NOTREACHED - jump_to_copy() does not return */
1043 #if defined(CONFIG_X86) || defined(CONFIG_ARC)
1045 * For now this code is only used on x86.
1047 * init_sequence_f_r is the list of init functions which are run when
1048 * U-Boot is executing from Flash with a semi-limited 'C' environment.
1049 * The following limitations must be considered when implementing an
1051 * - 'static' variables are read-only
1052 * - Global Data (gd->xxx) is read/write
1054 * The '_f_r' sequence must, as a minimum, copy U-Boot to RAM (if
1055 * supported). It _should_, if possible, copy global data to RAM and
1056 * initialise the CPU caches (to speed up the relocation process)
1058 * NOTE: At present only x86 uses this route, but it is intended that
1059 * all archs will move to this when generic relocation is implemented.
1061 static init_fnc_t init_sequence_f_r[] = {
1067 void board_init_f_r(void)
1069 if (initcall_run_list(init_sequence_f_r))
1073 * U-Boot has been copied into SDRAM, the BSS has been cleared etc.
1074 * Transfer execution from Flash to RAM by calculating the address
1075 * of the in-RAM copy of board_init_r() and calling it
1077 (board_init_r + gd->reloc_off)((gd_t *)gd, gd->relocaddr);
1079 /* NOTREACHED - board_init_r() does not return */
1082 #endif /* CONFIG_X86 */