2 * (C) Copyright 2014 - 2015 Xilinx, Inc.
3 * Michal Simek <michal.simek@xilinx.com>
5 * SPDX-License-Identifier: GPL-2.0+
13 #include <asm/arch/clk.h>
14 #include <asm/arch/hardware.h>
15 #include <asm/arch/sys_proto.h>
18 #include <dwc3-uboot.h>
23 DECLARE_GLOBAL_DATA_PTR;
25 #if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
26 !defined(CONFIG_SPL_BUILD)
27 static xilinx_desc zynqmppl = XILINX_ZYNQMP_DESC;
32 } zynqmp_devices[] = {
79 static int chip_id(void)
82 regs.regs[0] = ZYNQMP_SIP_SVC_CSU_DMA_CHIPID;
91 * regs[0][31:0] = status of the operation
92 * regs[0][63:32] = CSU.IDCODE register
93 * regs[1][31:0] = CSU.version register
95 regs.regs[0] = upper_32_bits(regs.regs[0]);
96 regs.regs[0] &= ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK |
97 ZYNQMP_CSU_IDCODE_SVD_MASK;
98 regs.regs[0] >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT;
103 static char *zynqmp_get_silicon_idcode_name(void)
108 for (i = 0; i < ARRAY_SIZE(zynqmp_devices); i++) {
109 if (zynqmp_devices[i].id == id)
110 return zynqmp_devices[i].name;
116 int board_early_init_f(void)
118 #if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_CLK_ZYNQMP)
119 zynqmp_pmufw_version();
122 #if defined(CONFIG_SPL_BUILD)
129 #define ZYNQMP_VERSION_SIZE 9
133 printf("EL Level:\tEL%d\n", current_el());
135 #if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
136 !defined(CONFIG_SPL_BUILD) || (defined(CONFIG_SPL_FPGA_SUPPORT) && \
137 defined(CONFIG_SPL_BUILD))
138 if (current_el() != 3) {
139 static char version[ZYNQMP_VERSION_SIZE];
141 strncat(version, "xczu", ZYNQMP_VERSION_SIZE);
142 zynqmppl.name = strncat(version,
143 zynqmp_get_silicon_idcode_name(),
144 ZYNQMP_VERSION_SIZE);
145 printf("Chip ID:\t%s\n", zynqmppl.name);
147 fpga_add(fpga_xilinx, &zynqmppl);
154 int board_early_init_r(void)
158 if (current_el() == 3) {
159 val = readl(&crlapb_base->timestamp_ref_ctrl);
160 val |= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
161 writel(val, &crlapb_base->timestamp_ref_ctrl);
163 /* Program freq register in System counter */
164 writel(zynqmp_get_system_timer_freq(),
165 &iou_scntr_secure->base_frequency_id_register);
166 /* And enable system counter */
167 writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN,
168 &iou_scntr_secure->counter_control_register);
170 /* Program freq register in System counter and enable system counter */
171 writel(gd->cpu_clk, &iou_scntr->base_frequency_id_register);
172 writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG |
173 ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN,
174 &iou_scntr->counter_control_register);
179 int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
181 #if defined(CONFIG_ZYNQ_GEM_EEPROM_ADDR) && \
182 defined(CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET) && \
183 defined(CONFIG_ZYNQ_EEPROM_BUS)
184 i2c_set_bus_num(CONFIG_ZYNQ_EEPROM_BUS);
186 if (eeprom_read(CONFIG_ZYNQ_GEM_EEPROM_ADDR,
187 CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET,
189 printf("I2C EEPROM MAC address read failed\n");
195 #if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE)
196 int dram_init_banksize(void)
198 fdtdec_setup_memory_banksize();
205 if (fdtdec_setup_memory_size() != 0)
213 gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
219 void reset_cpu(ulong addr)
223 int board_late_init(void)
230 if (!(gd->flags & GD_FLG_ENV_DEFAULT)) {
231 debug("Saved variables - Skipping\n");
235 reg = readl(&crlapb_base->boot_mode);
236 if (reg >> BOOT_MODE_ALT_SHIFT)
237 reg >>= BOOT_MODE_ALT_SHIFT;
239 bootmode = reg & BOOT_MODES_MASK;
251 case QSPI_MODE_24BIT:
252 case QSPI_MODE_32BIT:
269 #if defined(CONFIG_ZYNQ_SDHCI0) && defined(CONFIG_ZYNQ_SDHCI1)
281 printf("Invalid Boot Mode:0x%x\n", bootmode);
286 * One terminating char + one byte for space between mode
287 * and default boot_targets
289 new_targets = calloc(1, strlen(mode) +
290 strlen(getenv("boot_targets")) + 2);
292 sprintf(new_targets, "%s %s", mode, getenv("boot_targets"));
293 setenv("boot_targets", new_targets);
300 puts("Board: Xilinx ZynqMP\n");
304 #ifdef CONFIG_USB_DWC3
305 static struct dwc3_device dwc3_device_data0 = {
306 .maximum_speed = USB_SPEED_HIGH,
307 .base = ZYNQMP_USB0_XHCI_BASEADDR,
308 .dr_mode = USB_DR_MODE_PERIPHERAL,
312 static struct dwc3_device dwc3_device_data1 = {
313 .maximum_speed = USB_SPEED_HIGH,
314 .base = ZYNQMP_USB1_XHCI_BASEADDR,
315 .dr_mode = USB_DR_MODE_PERIPHERAL,
319 int usb_gadget_handle_interrupts(int index)
321 dwc3_uboot_handle_interrupt(index);
325 int board_usb_init(int index, enum usb_init_type init)
327 debug("%s: index %x\n", __func__, index);
329 #if defined(CONFIG_USB_GADGET_DOWNLOAD)
330 g_dnl_set_serialnumber(CONFIG_SYS_CONFIG_NAME);
335 return dwc3_uboot_init(&dwc3_device_data0);
337 return dwc3_uboot_init(&dwc3_device_data1);
343 int board_usb_cleanup(int index, enum usb_init_type init)
345 dwc3_uboot_exit(index);