2 * (C) Copyright 2012 Michal Simek <monstr@monstr.eu>
4 * SPDX-License-Identifier: GPL-2.0+
10 #include <asm/arch/hardware.h>
11 #include <asm/arch/sys_proto.h>
13 DECLARE_GLOBAL_DATA_PTR;
18 /* It can be done differently */
19 Xilinx_desc fpga010 = XILINX_XC7Z010_DESC(0x10);
20 Xilinx_desc fpga020 = XILINX_XC7Z020_DESC(0x20);
21 Xilinx_desc fpga030 = XILINX_XC7Z030_DESC(0x30);
22 Xilinx_desc fpga045 = XILINX_XC7Z045_DESC(0x45);
30 idcode = zynq_slcr_get_idcode();
33 case XILINX_ZYNQ_7010:
36 case XILINX_ZYNQ_7020:
39 case XILINX_ZYNQ_7030:
42 case XILINX_ZYNQ_7045:
52 fpga_add(fpga_xilinx, &fpga);
60 int board_eth_init(bd_t *bis)
64 #if defined(CONFIG_ZYNQ_GEM)
65 # if defined(CONFIG_ZYNQ_GEM0)
66 ret |= zynq_gem_initialize(bis, ZYNQ_GEM_BASEADDR0,
67 CONFIG_ZYNQ_GEM_PHY_ADDR0, 0);
69 # if defined(CONFIG_ZYNQ_GEM1)
70 ret |= zynq_gem_initialize(bis, ZYNQ_GEM_BASEADDR1,
71 CONFIG_ZYNQ_GEM_PHY_ADDR1, 0);
79 int board_mmc_init(bd_t *bd)
83 #if defined(CONFIG_ZYNQ_SDHCI)
84 # if defined(CONFIG_ZYNQ_SDHCI0)
85 ret = zynq_sdhci_init(ZYNQ_SDHCI_BASEADDR0);
87 # if defined(CONFIG_ZYNQ_SDHCI1)
88 ret |= zynq_sdhci_init(ZYNQ_SDHCI_BASEADDR1);
97 gd->ram_size = CONFIG_SYS_SDRAM_SIZE;