3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 #include <asm/processor.h>
26 #include <asm/immap_85xx.h>
27 #include <asm/processor.h>
34 unsigned long refresh;
35 #endif /* CONFIG_TQM8548 */
38 typedef struct sdram_conf_s sdram_conf_t;
41 sdram_conf_t ddr_cs_conf[] = {
42 {(512 << 20), 0x80044102, 0x0001A000}, /* 512MB, 13x10(4) */
43 {(256 << 20), 0x80040102, 0x00014000}, /* 256MB, 13x10(4) */
44 {(128 << 20), 0x80040101, 0x0000C000}, /* 128MB, 13x9(4) */
46 #else /* !CONFIG_TQM8548 */
47 sdram_conf_t ddr_cs_conf[] = {
48 {(512 << 20), 0x80000202}, /* 512MB, 14x10(4) */
49 {(256 << 20), 0x80000102}, /* 256MB, 13x10(4) */
50 {(128 << 20), 0x80000101}, /* 128MB, 13x9(4) */
51 {( 64 << 20), 0x80000001}, /* 64MB, 12x9(4) */
53 #endif /* CONFIG_TQM8548 */
55 #define N_DDR_CS_CONF (sizeof(ddr_cs_conf) / sizeof(ddr_cs_conf[0]))
57 int cas_latency (void);
60 * Autodetect onboard DDR SDRAM on 85xx platforms
62 * NOTE: Some of the hardcoded values are hardware dependant,
63 * so this should be extended for other future boards
66 long int sdram_setup (int casl)
69 volatile ccsr_ddr_t *ddr = (void *)(CONFIG_SYS_MPC85xx_DDR_ADDR);
71 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
72 #else /* !CONFIG_TQM8548 */
73 unsigned long cfg_ddr_timing1;
74 unsigned long cfg_ddr_mode;
75 #endif /* CONFIG_TQM8548 */
78 * Disable memory controller.
84 /* Timing and refresh settings for DDR2-533 and below */
86 ddr->cs0_bnds = (ddr_cs_conf[0].size - 1) >> 24;
87 ddr->cs0_config = ddr_cs_conf[0].reg;
88 ddr->timing_cfg_3 = 0x00020000;
90 /* TIMING CFG 1, 533MHz
95 * REFREC: EXT_REFREC:REFREC 53 Clocks
100 ddr->timing_cfg_1 = 0x4C47D432;
102 /* TIMING CFG 2, 533MHz
106 * RD_TO_PRE: 2 Clocks
107 * WR_DATA_DELAY: 1/2 Clock
109 * FOUR_ACT: 14 Clocks
111 ddr->timing_cfg_2 = 0x331848CE;
113 /* DDR SDRAM Mode, 533MHz
114 * MRS: Extended Mode Register
115 * OUT: Outputs enabled
120 * Posted CAS: 3 Clocks
121 * ODS: reduced strength
128 * CAS latency: 4 Clocks
132 ddr->sdram_mode = 0x439E0642;
134 /* DDR SDRAM Interval, 533MHz
135 * REFINT: 1040 Clocks
138 ddr->sdram_interval = (1040 << 16) | 0x100;
141 * workaround for erratum DD10 of MPC8458 family below rev. 2.0:
142 * DDR IO receiver must be set to an acceptable bias point by modifying
145 if (SVR_REV (get_svr ()) < 0x20) {
146 gur->ddrioovcr = 0x90000000; /* enable, VSEL 1.8V */
150 * FRC_SR: normal mode
151 * SR_IE: no self-refresh interrupt
152 * DLL_RST_DIS: don't care, leave at reset value
153 * DQS_CFG: differential DQS signals
154 * ODT_CFG: assert ODT to internal IOs only during reads to DRAM
155 * LVWx_CFG: don't care, leave at reset value
156 * NUM_PR: 1 refresh will be issued at a time
157 * DM_CFG: don't care, leave at reset value
158 * D_INIT: no data initialization
160 ddr->sdram_cfg_2 = 0x04401000;
163 * MRS: Extended Mode Register 2
165 ddr->sdram_mode_2 = 0x8000C000;
167 /* DDR SDRAM CLK CNTL
168 * CLK_ADJUST: 1/2 Clock 0x02000000
169 * CLK_ADJUST: 5/8 Clock 0x02800000
171 ddr->sdram_clk_cntl = 0x02800000;
173 /* wait for clock stabilization */
174 asm ("sync;isync;msync");
177 /* DDR SDRAM CLK CNTL
179 * SREN: don't care, leave at reset value
180 * ECC_EN: no error report
181 * RD_EN: no register DIMMs
183 * DYN_PWR: no power management
184 * 32_BE: don't care, leave at reset value
186 * NCAP: don't care, leave at reset value
188 * BA_INTLV_CTL: no interleaving
189 * x32_EN: x16 organization
190 * PCHB8: MA[10] for auto-precharge
191 * HSE: half strength for single and 2-layer stacks
192 * (full strength for 3- and 4-layer stacks no yet considered)
194 * BI: automatic initialization
196 ddr->sdram_cfg = 0x83000008;
197 asm ("sync; isync; msync");
200 #else /* !CONFIG_TQM8548 */
203 cfg_ddr_timing1 = 0x47405331 | (3 << 16);
204 cfg_ddr_mode = 0x40020002 | (2 << 4);
208 cfg_ddr_timing1 = 0x47405331 | (4 << 16);
209 cfg_ddr_mode = 0x40020002 | (6 << 4);
214 cfg_ddr_timing1 = 0x47405331 | (5 << 16);
215 cfg_ddr_mode = 0x40020002 | (3 << 4);
219 ddr->cs0_bnds = (ddr_cs_conf[0].size - 1) >> 24;
220 ddr->cs0_config = ddr_cs_conf[0].reg;
221 ddr->timing_cfg_1 = cfg_ddr_timing1;
222 ddr->timing_cfg_2 = 0x00000800; /* P9-45,may need tuning */
223 ddr->sdram_mode = cfg_ddr_mode;
224 ddr->sdram_interval = 0x05160100; /* autocharge,no open page */
225 ddr->err_disable = 0x0000000D;
227 asm ("sync; isync; msync");
230 ddr->sdram_cfg = 0xc2000000; /* unbuffered,no DYN_PWR */
231 asm ("sync; isync; msync");
233 #endif /* CONFIG_TQM8548 */
235 for (i = 0; i < N_DDR_CS_CONF; i++) {
236 ddr->cs0_config = ddr_cs_conf[i].reg;
238 if (get_ram_size (0, ddr_cs_conf[i].size) ==
239 ddr_cs_conf[i].size) {
241 * size detected -> set Chip Select Bounds Register
243 ddr->cs0_bnds = (ddr_cs_conf[i].size - 1) >> 24;
249 #ifdef CONFIG_TQM8548
250 if (i < N_DDR_CS_CONF) {
251 /* Adjust refresh rate for DDR2 */
253 ddr->timing_cfg_3 = ddr_cs_conf[i].refresh & 0x00070000;
255 ddr->timing_cfg_1 = (ddr->timing_cfg_1 & 0xFFFF0FFF) |
256 (ddr_cs_conf[i].refresh & 0x0000F000);
258 return ddr_cs_conf[i].size;
260 #endif /* CONFIG_TQM8548 */
262 /* return size if detected, else return 0 */
263 return (i < N_DDR_CS_CONF) ? ddr_cs_conf[i].size : 0;
266 void board_add_ram_info (int use_default)
271 casl = CONFIG_DDR_DEFAULT_CL;
273 casl = cas_latency ();
291 phys_size_t initdram (int board_type)
296 #if defined(CONFIG_DDR_DLL)
298 * This DLL-Override only used on TQM8540 and TQM8560
301 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
307 * Work around to stabilize DDR DLL
309 gur->ddrdllcr = 0x81000000;
310 asm ("sync; isync; msync");
312 while (gur->ddrdllcr != 0x81000100) {
313 gur->devdisr = gur->devdisr | 0x00010000;
314 asm ("sync; isync; msync");
315 for (i = 0; i < x; i++)
317 gur->devdisr = gur->devdisr & 0xfff7ffff;
318 asm ("sync; isync; msync");
324 casl = cas_latency ();
325 dram_size = sdram_setup (casl);
326 if ((dram_size == 0) && (casl != CONFIG_DDR_DEFAULT_CL)) {
328 * Try again with default CAS latency
330 puts ("Problem with CAS lantency");
331 board_add_ram_info (1);
332 puts (", using default CL!\n");
333 casl = CONFIG_DDR_DEFAULT_CL;
334 dram_size = sdram_setup (casl);
341 #if defined(CONFIG_SYS_DRAM_TEST)
344 uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
345 uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
348 printf ("SDRAM test phase 1:\n");
349 for (p = pstart; p < pend; p++)
352 for (p = pstart; p < pend; p++) {
353 if (*p != 0xaaaaaaaa) {
354 printf ("SDRAM test fails at: %08x\n", (uint) p);
359 printf ("SDRAM test phase 2:\n");
360 for (p = pstart; p < pend; p++)
363 for (p = pstart; p < pend; p++) {
364 if (*p != 0x55555555) {
365 printf ("SDRAM test fails at: %08x\n", (uint) p);
370 printf ("SDRAM test passed.\n");