2 * (C) Copyright 2003-2006
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
8 * (C) Copyright 2004-2006
9 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
11 * SPDX-License-Identifier: GPL-2.0+
18 #include <asm/processor.h>
23 #ifdef CONFIG_VIDEO_SM501
27 #if defined(CONFIG_MPC5200_DDR)
28 #include "mt46v16m16-75.h"
30 #include "mt48lc16m16a2-75.h"
33 #ifdef CONFIG_OF_LIBFDT
34 #include <fdt_support.h>
35 #endif /* CONFIG_OF_LIBFDT */
37 DECLARE_GLOBAL_DATA_PTR;
40 void ps2mult_early_init(void);
43 #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) && \
46 * EDID block has been generated using Phoenix EDID Designer 1.3.
47 * This tool creates a text file containing:
51 * 0x 00 01 02 03 04 05 06 07 08 09 0A 0B 0C 0D 0E 0F
52 * ------------------------------------------------
53 * 00 | 00 FF FF FF FF FF FF 00 04 21 00 00 00 00 00 00
54 * 10 | 01 00 01 03 00 00 00 00 00 00 00 00 00 00 00 00
55 * 20 | 00 00 00 21 00 00 01 01 01 01 01 01 01 01 01 01
56 * 30 | 01 01 01 01 01 01 64 00 00 00 00 00 00 00 00 00
57 * 40 | 00 00 00 00 00 00 00 00 00 00 00 10 00 00 00 00
58 * 50 | 00 00 00 00 00 00 00 00 00 00 00 00 00 10 00 00
59 * 60 | 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 10
60 * 70 | 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 17
62 * Then this data has been manually converted to the char
65 static unsigned char edid_buf[128] = {
66 0x00, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00,
67 0x04, 0x21, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
68 0x01, 0x00, 0x01, 0x03, 0x00, 0x00, 0x00, 0x00,
69 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
70 0x00, 0x00, 0x00, 0x21, 0x00, 0x00, 0x01, 0x01,
71 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
72 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x64, 0x00,
73 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
74 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
75 0x00, 0x00, 0x00, 0x10, 0x00, 0x00, 0x00, 0x00,
76 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
77 0x00, 0x00, 0x00, 0x00, 0x00, 0x10, 0x00, 0x00,
78 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
79 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x10,
80 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
81 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x17,
85 #ifndef CONFIG_SYS_RAMBOOT
86 static void sdram_start (int hi_addr)
88 long hi_addr_bit = hi_addr ? 0x01000000 : 0;
90 /* unlock mode register */
91 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 |
93 __asm__ volatile ("sync");
95 /* precharge all banks */
96 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 |
98 __asm__ volatile ("sync");
101 /* set mode register: extended mode */
102 *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
103 __asm__ volatile ("sync");
105 /* set mode register: reset DLL */
106 *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
107 __asm__ volatile ("sync");
110 /* precharge all banks */
111 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 |
113 __asm__ volatile ("sync");
116 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 |
118 __asm__ volatile ("sync");
120 /* set mode register */
121 *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
122 __asm__ volatile ("sync");
124 /* normal operation */
125 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
126 __asm__ volatile ("sync");
131 * ATTENTION: Although partially referenced initdram does NOT make real use
132 * use of CONFIG_SYS_SDRAM_BASE. The code does not work if CONFIG_SYS_SDRAM_BASE
133 * is something else than 0x00000000.
142 #ifndef CONFIG_SYS_RAMBOOT
145 /* setup SDRAM chip selects */
146 *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001c; /* 512MB at 0x0 */
147 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x40000000; /* disabled */
148 __asm__ volatile ("sync");
150 /* setup config registers */
151 *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
152 *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
153 __asm__ volatile ("sync");
157 *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
158 __asm__ volatile ("sync");
161 /* find RAM size using SDRAM CS0 only */
163 test1 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x20000000);
165 test2 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x20000000);
173 /* memory smaller than 1MB is impossible */
174 if (dramsize < (1 << 20)) {
178 /* set SDRAM CS0 size according to the amount of RAM found */
180 *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 +
181 __builtin_ffs(dramsize >> 20) - 1;
183 *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
186 /* let SDRAM CS1 start right after CS0 */
187 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001c; /* 512MB */
189 /* find RAM size using SDRAM CS1 only */
192 test2 = test1 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x20000000);
195 test2 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x20000000);
204 /* memory smaller than 1MB is impossible */
205 if (dramsize2 < (1 << 20)) {
209 /* set SDRAM CS1 size according to the amount of RAM found */
211 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
212 | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
214 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
217 #else /* CONFIG_SYS_RAMBOOT */
219 /* retrieve size of memory connected to SDRAM CS0 */
220 dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
221 if (dramsize >= 0x13) {
222 dramsize = (1 << (dramsize - 0x13)) << 20;
227 /* retrieve size of memory connected to SDRAM CS1 */
228 dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
229 if (dramsize2 >= 0x13) {
230 dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
234 #endif /* CONFIG_SYS_RAMBOOT */
237 * On MPC5200B we need to set the special configuration delay in the
238 * DDR controller. Please refer to Freescale's AN3221 "MPC5200B SDRAM
239 * Initialization and Configuration", 3.3.1 SDelay--MBAR + 0x0190:
241 * "The SDelay should be written to a value of 0x00000004. It is
242 * required to account for changes caused by normal wafer processing
247 if ((SVR_MJREV(svr) >= 2) &&
248 (PVR_MAJ(pvr) == 1) && (PVR_MIN(pvr) == 4)) {
250 *(vu_long *)MPC5XXX_SDRAM_SDELAY = 0x04;
251 __asm__ volatile ("sync");
254 #if defined(CONFIG_TQM5200_B)
255 gd->ram_size = dramsize + dramsize2;
257 gd->ram_size = dramsize;
258 #endif /* CONFIG_TQM5200_B */
263 int checkboard (void)
265 #if defined(CONFIG_TQM5200S)
266 # define MODULE_NAME "TQM5200S"
268 # define MODULE_NAME "TQM5200"
271 #if defined(CONFIG_STK52XX)
272 # define CARRIER_NAME "STK52xx"
273 #elif defined(CONFIG_CAM5200)
274 # define CARRIER_NAME "CAM5200"
275 #elif defined(CONFIG_FO300)
276 # define CARRIER_NAME "FO300"
277 #elif defined(CONFIG_CHARON)
278 # define CARRIER_NAME "CHARON"
283 puts ( "Board: " MODULE_NAME " (TQ-Components GmbH)\n"
284 " on a " CARRIER_NAME " carrier board\n");
292 void flash_preinit(void)
295 * Now, when we are in RAM, enable flash write
296 * access for detection process.
297 * Note that CS_BOOT cannot be cleared when
298 * executing in flash.
300 *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
305 static struct pci_controller hose;
307 extern void pci_mpc5xxx_init(struct pci_controller *);
309 void pci_init_board(void)
311 pci_mpc5xxx_init(&hose);
315 #if defined(CONFIG_CMD_IDE) && defined(CONFIG_IDE_RESET)
317 #if defined (CONFIG_MINIFAP)
318 #define SM501_POWER_MODE0_GATE 0x00000040UL
319 #define SM501_POWER_MODE1_GATE 0x00000048UL
320 #define POWER_MODE_GATE_GPIO_PWM_I2C 0x00000040UL
321 #define SM501_GPIO_DATA_DIR_HIGH 0x0001000CUL
322 #define SM501_GPIO_DATA_HIGH 0x00010004UL
323 #define SM501_GPIO_51 0x00080000UL
324 #endif /* CONFIG MINIFAP */
326 void init_ide_reset (void)
328 debug ("init_ide_reset\n");
330 #if defined (CONFIG_MINIFAP)
331 /* Configure GPIO_51 of the SM501 grafic controller as ATA reset */
333 /* enable GPIO control (in both power modes) */
334 *(vu_long *) (SM501_MMIO_BASE+SM501_POWER_MODE0_GATE) |=
335 POWER_MODE_GATE_GPIO_PWM_I2C;
336 *(vu_long *) (SM501_MMIO_BASE+SM501_POWER_MODE1_GATE) |=
337 POWER_MODE_GATE_GPIO_PWM_I2C;
338 /* configure GPIO51 as output */
339 *(vu_long *) (SM501_MMIO_BASE+SM501_GPIO_DATA_DIR_HIGH) |=
342 /* Configure PSC1_4 as GPIO output for ATA reset */
343 *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_PSC1_4;
344 *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_PSC1_4;
346 /* by default the ATA reset is de-asserted */
347 *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
351 void ide_set_reset (int idereset)
353 debug ("ide_reset(%d)\n", idereset);
355 #if defined (CONFIG_MINIFAP)
357 *(vu_long *) (SM501_MMIO_BASE+SM501_GPIO_DATA_HIGH) &=
360 *(vu_long *) (SM501_MMIO_BASE+SM501_GPIO_DATA_HIGH) |=
365 *(vu_long *) MPC5XXX_WU_GPIO_DATA_O &= ~GPIO_PSC1_4;
367 *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
375 * Reads GPIO pin PSC6_3. A keypress is reported, if PSC6_3 is low. If PSC6_3
376 * is left open, no keypress is detected.
378 int post_hotkeys_pressed(void)
380 #ifdef CONFIG_STK52XX
381 struct mpc5xxx_gpio *gpio;
383 gpio = (struct mpc5xxx_gpio*) MPC5XXX_GPIO;
386 * Configure PSC6_0 through PSC6_3 as GPIO.
388 gpio->port_config &= ~(0x00700000);
390 /* Enable GPIO for GPIO_IRDA_1 (IR_USB_CLK pin) = PSC6_3 */
391 gpio->simple_gpioe |= 0x20000000;
393 /* Configure GPIO_IRDA_1 as input */
394 gpio->simple_ddr &= ~(0x20000000);
396 return ((gpio->simple_ival & 0x20000000) ? 0 : 1);
403 #ifdef CONFIG_BOARD_EARLY_INIT_R
404 int board_early_init_r (void)
407 extern int usb_cpu_init(void);
409 #ifdef CONFIG_PS2MULT
410 ps2mult_early_init();
411 #endif /* CONFIG_PS2MULT */
413 #if defined(CONFIG_USB_OHCI_NEW) && defined(CONFIG_SYS_USB_OHCI_CPU_INIT)
414 /* Low level USB init, required for proper kernel operation */
423 int silent_boot (void)
425 vu_long timer3_status;
427 /* Configure GPT3 as GPIO input */
428 *(vu_long *)MPC5XXX_GPT3_ENABLE = 0x00000004;
430 /* Read in TIMER_3 pin status */
431 timer3_status = *(vu_long *)MPC5XXX_GPT3_STATUS;
433 #ifdef FO300_SILENT_CONSOLE_WHEN_S1_CLOSED
434 /* Force silent console mode if S1 switch
435 * is in closed position (TIMER_3 pin status is LOW). */
436 if (MPC5XXX_GPT_GPIO_PIN(timer3_status) == 0)
439 /* Force silent console mode if S1 switch
440 * is in open position (TIMER_3 pin status is HIGH). */
441 if (MPC5XXX_GPT_GPIO_PIN(timer3_status) == 1)
448 int board_early_init_f (void)
451 gd->flags |= GD_FLG_SILENT;
455 #endif /* CONFIG_FO300 */
457 #if defined(CONFIG_CHARON)
461 /* The TFP410 registers */
462 #define TFP410_REG_VEN_ID_L 0x00
463 #define TFP410_REG_VEN_ID_H 0x01
464 #define TFP410_REG_DEV_ID_L 0x02
465 #define TFP410_REG_DEV_ID_H 0x03
466 #define TFP410_REG_REV_ID 0x04
468 #define TFP410_REG_CTL_1_MODE 0x08
469 #define TFP410_REG_CTL_2_MODE 0x09
470 #define TFP410_REG_CTL_3_MODE 0x0A
472 #define TFP410_REG_CFG 0x0B
474 #define TFP410_REG_DE_DLY 0x32
475 #define TFP410_REG_DE_CTL 0x33
476 #define TFP410_REG_DE_TOP 0x34
477 #define TFP410_REG_DE_CNT_L 0x36
478 #define TFP410_REG_DE_CNT_H 0x37
479 #define TFP410_REG_DE_LIN_L 0x38
480 #define TFP410_REG_DE_LIN_H 0x39
482 #define TFP410_REG_H_RES_L 0x3A
483 #define TFP410_REG_H_RES_H 0x3B
484 #define TFP410_REG_V_RES_L 0x3C
485 #define TFP410_REG_V_RES_H 0x3D
487 static int tfp410_read_reg(int reg, uchar *buf)
489 if (i2c_read(CONFIG_SYS_TFP410_ADDR, reg, 1, buf, 1) != 0) {
490 puts ("Error reading the chip.\n");
496 static int tfp410_write_reg(int reg, uchar buf)
498 if (i2c_write(CONFIG_SYS_TFP410_ADDR, reg, 1, &buf, 1) != 0) {
499 puts ("Error writing the chip.\n");
505 typedef struct _tfp410_config {
510 static TFP410_CONFIG tfp410_configtbl[] = {
511 {TFP410_REG_CTL_1_MODE, 0x37},
512 {TFP410_REG_CTL_2_MODE, 0x20},
513 {TFP410_REG_CTL_3_MODE, 0x80},
514 {TFP410_REG_DE_DLY, 0x90},
515 {TFP410_REG_DE_CTL, 0x00},
516 {TFP410_REG_DE_TOP, 0x23},
517 {TFP410_REG_DE_CNT_H, 0x02},
518 {TFP410_REG_DE_CNT_L, 0x80},
519 {TFP410_REG_DE_LIN_H, 0x01},
520 {TFP410_REG_DE_LIN_L, 0xe0},
524 static int charon_last_stage_init(void)
526 volatile struct mpc5xxx_lpb *lpb =
527 (struct mpc5xxx_lpb *) MPC5XXX_LPB;
528 int oldbus = i2c_get_bus_num();
532 i2c_set_bus_num(CONFIG_SYS_TFP410_BUS);
535 if (tfp410_read_reg(TFP410_REG_DEV_ID_H, &buf) != 0)
539 if (tfp410_read_reg(TFP410_REG_DEV_ID_L, &buf) != 0)
543 /* OK, now init the chip */
544 while (tfp410_configtbl[i].reg != -1) {
547 ret = tfp410_write_reg(tfp410_configtbl[i].reg,
548 tfp410_configtbl[i].val);
553 printf("TFP410 initialized.\n");
554 i2c_set_bus_num(oldbus);
556 /* set deadcycle for cs3 to 0 */
557 setbits_be32(&lpb->cs_deadcycle, 0xffffcfff);
562 int last_stage_init (void)
565 * auto scan for really existing devices and re-set chip select
572 * Check for SRAM and SRAM size
575 /* save original SRAM content */
576 save = *(volatile u16 *)CONFIG_SYS_CS2_START;
579 /* write test pattern to SRAM */
580 *(volatile u16 *)CONFIG_SYS_CS2_START = 0xA5A5;
581 __asm__ volatile ("sync");
583 * Put a different pattern on the data lines: otherwise they may float
584 * long enough to read back what we wrote.
586 tmp = *(volatile u16 *)CONFIG_SYS_FLASH_BASE;
588 puts ("!! possible error in SRAM detection\n");
590 if (*(volatile u16 *)CONFIG_SYS_CS2_START != 0xA5A5) {
591 /* no SRAM at all, disable cs */
592 *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 18);
593 *(vu_long *)MPC5XXX_CS2_START = 0x0000FFFF;
594 *(vu_long *)MPC5XXX_CS2_STOP = 0x0000FFFF;
596 __asm__ volatile ("sync");
597 } else if (*(volatile u16 *)(CONFIG_SYS_CS2_START + (1<<19)) == 0xA5A5) {
598 /* make sure that we access a mirrored address */
599 *(volatile u16 *)CONFIG_SYS_CS2_START = 0x1111;
600 __asm__ volatile ("sync");
601 if (*(volatile u16 *)(CONFIG_SYS_CS2_START + (1<<19)) == 0x1111) {
602 /* SRAM size = 512 kByte */
603 *(vu_long *)MPC5XXX_CS2_STOP = STOP_REG(CONFIG_SYS_CS2_START,
605 __asm__ volatile ("sync");
606 puts ("SRAM: 512 kB\n");
609 puts ("!! possible error in SRAM detection\n");
611 puts ("SRAM: 1 MB\n");
613 /* restore origianl SRAM content */
615 *(volatile u16 *)CONFIG_SYS_CS2_START = save;
616 __asm__ volatile ("sync");
619 #ifndef CONFIG_TQM5200S /* The TQM5200S has no SM501 grafic controller */
621 * Check for Grafic Controller
624 /* save origianl FB content */
625 save = *(volatile u16 *)CONFIG_SYS_CS1_START;
628 /* write test pattern to FB memory */
629 *(volatile u16 *)CONFIG_SYS_CS1_START = 0xA5A5;
630 __asm__ volatile ("sync");
632 * Put a different pattern on the data lines: otherwise they may float
633 * long enough to read back what we wrote.
635 tmp = *(volatile u16 *)CONFIG_SYS_FLASH_BASE;
637 puts ("!! possible error in grafic controller detection\n");
639 if (*(volatile u16 *)CONFIG_SYS_CS1_START != 0xA5A5) {
640 /* no grafic controller at all, disable cs */
641 *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 17);
642 *(vu_long *)MPC5XXX_CS1_START = 0x0000FFFF;
643 *(vu_long *)MPC5XXX_CS1_STOP = 0x0000FFFF;
645 __asm__ volatile ("sync");
647 puts ("VGA: SMI501 (Voyager) with 8 MB\n");
649 /* restore origianl FB content */
651 *(volatile u16 *)CONFIG_SYS_CS1_START = save;
652 __asm__ volatile ("sync");
657 setenv("bootdelay", "0");
661 #endif /* !CONFIG_TQM5200S */
663 #if defined(CONFIG_CHARON)
664 charon_last_stage_init();
669 #ifdef CONFIG_VIDEO_SM501
672 #define DISPLAY_WIDTH 800
674 #define DISPLAY_WIDTH 640
676 #define DISPLAY_HEIGHT 480
678 #ifdef CONFIG_VIDEO_SM501_8BPP
679 #error CONFIG_VIDEO_SM501_8BPP not supported.
680 #endif /* CONFIG_VIDEO_SM501_8BPP */
682 #ifdef CONFIG_VIDEO_SM501_16BPP
683 #error CONFIG_VIDEO_SM501_16BPP not supported.
684 #endif /* CONFIG_VIDEO_SM501_16BPP */
685 #ifdef CONFIG_VIDEO_SM501_32BPP
686 static const SMI_REGS init_regs [] =
690 {0x00048, 0x00021807},
691 {0x0004C, 0x10090a01},
693 {0x00040, 0x00021807},
694 {0x00044, 0x10090a01},
696 {0x80200, 0x00010000},
698 {0x80208, 0x0A000A00},
699 {0x8020C, 0x02fa027f},
700 {0x80210, 0x004a028b},
701 {0x80214, 0x020c01df},
702 {0x80218, 0x000201e9},
703 {0x80200, 0x00013306},
704 #else /* panel + CRT */
707 {0x00048, 0x00021807},
708 {0x0004C, 0x301a0a01},
710 {0x00040, 0x00021807},
711 {0x00044, 0x091a0a01},
713 {0x80000, 0x0f013106},
714 {0x80004, 0xc428bb17},
715 {0x8000C, 0x00000000},
716 {0x80010, 0x0C800C80},
717 {0x80014, 0x03200000},
718 {0x80018, 0x01e00000},
719 {0x8001C, 0x00000000},
720 {0x80020, 0x01e00320},
721 {0x80024, 0x042a031f},
722 {0x80028, 0x0086034a},
723 {0x8002C, 0x020c01df},
724 {0x80030, 0x000201ea},
725 {0x80200, 0x00010000},
728 {0x00048, 0x00021807},
729 {0x0004C, 0x091a0a01},
731 {0x00040, 0x00021807},
732 {0x00044, 0x091a0a01},
734 {0x80000, 0x0f013106},
735 {0x80004, 0xc428bb17},
736 {0x8000C, 0x00000000},
737 {0x80010, 0x0a000a00},
738 {0x80014, 0x02800000},
739 {0x80018, 0x01e00000},
740 {0x8001C, 0x00000000},
741 {0x80020, 0x01e00280},
742 {0x80024, 0x02fa027f},
743 {0x80028, 0x004a028b},
744 {0x8002C, 0x020c01df},
745 {0x80030, 0x000201e9},
746 {0x80200, 0x00010000},
747 #endif /* #ifdef CONFIG_FO300 */
751 #endif /* CONFIG_VIDEO_SM501_32BPP */
753 #ifdef CONFIG_CONSOLE_EXTRA_INFO
755 * Return text to be printed besides the logo.
757 void video_get_info_str (int line_number, char *info)
759 if (line_number == 1) {
760 strcpy (info, " Board: TQM5200 (TQ-Components GmbH)");
761 #if defined (CONFIG_CHARON) || defined (CONFIG_FO300) || \
762 defined(CONFIG_STK52XX)
763 } else if (line_number == 2) {
764 #if defined (CONFIG_CHARON)
765 strcpy (info, " on a CHARON carrier board");
767 #if defined (CONFIG_STK52XX)
768 strcpy (info, " on a STK52xx carrier board");
770 #if defined (CONFIG_FO300)
771 strcpy (info, " on a FO300 carrier board");
782 * Returns SM501 register base address. First thing called in the
783 * driver. Checks if SM501 is physically present.
785 unsigned int board_video_init (void)
791 * Check for Grafic Controller
794 /* save origianl FB content */
795 save = *(volatile u16 *)CONFIG_SYS_CS1_START;
798 /* write test pattern to FB memory */
799 *(volatile u16 *)CONFIG_SYS_CS1_START = 0xA5A5;
800 __asm__ volatile ("sync");
802 * Put a different pattern on the data lines: otherwise they may float
803 * long enough to read back what we wrote.
805 tmp = *(volatile u16 *)CONFIG_SYS_FLASH_BASE;
807 puts ("!! possible error in grafic controller detection\n");
809 if (*(volatile u16 *)CONFIG_SYS_CS1_START != 0xA5A5) {
810 /* no grafic controller found */
814 ret = SM501_MMIO_BASE;
818 *(volatile u16 *)CONFIG_SYS_CS1_START = save;
819 __asm__ volatile ("sync");
825 * Returns SM501 framebuffer address
827 unsigned int board_video_get_fb (void)
829 return SM501_FB_BASE;
833 * Called after initializing the SM501 and before clearing the screen.
835 void board_validate_screen (unsigned int base)
840 * Return a pointer to the initialization sequence.
842 const SMI_REGS *board_get_regs (void)
847 int board_get_width (void)
849 return DISPLAY_WIDTH;
852 int board_get_height (void)
854 return DISPLAY_HEIGHT;
857 #endif /* CONFIG_VIDEO_SM501 */
859 #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
860 int ft_board_setup(void *blob, bd_t *bd)
862 ft_cpu_setup(blob, bd);
863 #if defined(CONFIG_VIDEO)
864 fdt_add_edid(blob, "smi,sm501", edid_buf);
869 #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */
871 #if defined(CONFIG_RESET_PHY_R)
876 /* init Micrel KSZ8993 PHY */
877 miiphy_write("FEC", CONFIG_PHY_ADDR, 0x01, 0x09);
881 int board_eth_init(bd_t *bis)
883 cpu_eth_init(bis); /* Built in FEC comes first */
884 return pci_eth_init(bis);