f51b0203f73d2c43be18adce1b46fee82abbebc3
[oweals/u-boot.git] / board / socrates / socrates.c
1 // SPDX-License-Identifier: GPL-2.0+
2 /*
3  * (C) Copyright 2008
4  * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
5  *
6  * Copyright 2004 Freescale Semiconductor.
7  * (C) Copyright 2002,2003, Motorola Inc.
8  * Xianghua Xiao, (X.Xiao@motorola.com)
9  *
10  * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
11  */
12
13 #include <common.h>
14 #include <env.h>
15 #include <pci.h>
16 #include <asm/processor.h>
17 #include <asm/immap_85xx.h>
18 #include <ioports.h>
19 #include <flash.h>
20 #include <linux/libfdt.h>
21 #include <fdt_support.h>
22 #include <asm/io.h>
23 #include <i2c.h>
24 #include <mb862xx.h>
25 #include <video_fb.h>
26 #include "upm_table.h"
27
28 DECLARE_GLOBAL_DATA_PTR;
29
30 extern flash_info_t flash_info[];       /* FLASH chips info */
31 extern GraphicDevice mb862xx;
32
33 void local_bus_init (void);
34 ulong flash_get_size (ulong base, int banknum);
35
36 int checkboard (void)
37 {
38         volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
39         char buf[64];
40         int f;
41         int i = env_get_f("serial#", buf, sizeof(buf));
42 #ifdef CONFIG_PCI
43         char *src;
44 #endif
45
46         puts("Board: Socrates");
47         if (i > 0) {
48                 puts(", serial# ");
49                 puts(buf);
50         }
51         putc('\n');
52
53 #ifdef CONFIG_PCI
54         /* Check the PCI_clk sel bit */
55         if (in_be32(&gur->porpllsr) & (1<<15)) {
56                 src = "SYSCLK";
57                 f = CONFIG_SYS_CLK_FREQ;
58         } else {
59                 src = "PCI_CLK";
60                 f = CONFIG_PCI_CLK_FREQ;
61         }
62         printf ("PCI1:  32 bit, %d MHz (%s)\n", f/1000000, src);
63 #else
64         printf ("PCI1:  disabled\n");
65 #endif
66
67         /*
68          * Initialize local bus.
69          */
70         local_bus_init ();
71         return 0;
72 }
73
74 int misc_init_r (void)
75 {
76         /*
77          * Adjust flash start and offset to detected values
78          */
79         gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
80         gd->bd->bi_flashoffset = 0;
81
82         /*
83          * Check if boot FLASH isn't max size
84          */
85         if (gd->bd->bi_flashsize < (0 - CONFIG_SYS_FLASH0)) {
86                 set_lbc_or(0, gd->bd->bi_flashstart |
87                            (CONFIG_SYS_OR0_PRELIM & 0x00007fff));
88                 set_lbc_br(0, gd->bd->bi_flashstart |
89                            (CONFIG_SYS_BR0_PRELIM & 0x00007fff));
90
91                 /*
92                  * Re-check to get correct base address
93                  */
94                 flash_get_size(gd->bd->bi_flashstart, CONFIG_SYS_MAX_FLASH_BANKS - 1);
95         }
96
97         /*
98          * Check if only one FLASH bank is available
99          */
100         if (gd->bd->bi_flashsize != CONFIG_SYS_MAX_FLASH_BANKS * (0 - CONFIG_SYS_FLASH0)) {
101                 set_lbc_or(1, 0);
102                 set_lbc_br(1, 0);
103
104                 /*
105                  * Re-do flash protection upon new addresses
106                  */
107                 flash_protect (FLAG_PROTECT_CLEAR,
108                                gd->bd->bi_flashstart, 0xffffffff,
109                                &flash_info[CONFIG_SYS_MAX_FLASH_BANKS - 1]);
110
111                 /* Monitor protection ON by default */
112                 flash_protect (FLAG_PROTECT_SET,
113                                CONFIG_SYS_MONITOR_BASE, CONFIG_SYS_MONITOR_BASE + monitor_flash_len - 1,
114                                &flash_info[CONFIG_SYS_MAX_FLASH_BANKS - 1]);
115
116                 /* Environment protection ON by default */
117                 flash_protect (FLAG_PROTECT_SET,
118                                CONFIG_ENV_ADDR,
119                                CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE - 1,
120                                &flash_info[CONFIG_SYS_MAX_FLASH_BANKS - 1]);
121
122                 /* Redundant environment protection ON by default */
123                 flash_protect (FLAG_PROTECT_SET,
124                                CONFIG_ENV_ADDR_REDUND,
125                                CONFIG_ENV_ADDR_REDUND + CONFIG_ENV_SECT_SIZE - 1,
126                                &flash_info[CONFIG_SYS_MAX_FLASH_BANKS - 1]);
127         }
128
129         return 0;
130 }
131
132 /*
133  * Initialize Local Bus
134  */
135 void local_bus_init (void)
136 {
137         volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
138         volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
139         sys_info_t sysinfo;
140         uint clkdiv;
141         uint lbc_mhz;
142         uint lcrr = CONFIG_SYS_LBC_LCRR;
143
144         get_sys_info (&sysinfo);
145         clkdiv = lbc->lcrr & LCRR_CLKDIV;
146         lbc_mhz = sysinfo.freq_systembus / 1000000 / clkdiv;
147
148         /* Disable PLL bypass for Local Bus Clock >= 66 MHz */
149         if (lbc_mhz >= 66)
150                 lcrr &= ~LCRR_DBYP;     /* DLL Enabled */
151         else
152                 lcrr |= LCRR_DBYP;      /* DLL Bypass */
153
154         out_be32 (&lbc->lcrr, lcrr);
155         asm ("sync;isync;msync");
156
157         out_be32 (&lbc->ltesr, 0xffffffff);     /* Clear LBC error interrupts */
158         out_be32 (&lbc->lteir, 0xffffffff);     /* Enable LBC error interrupts */
159         out_be32 (&ecm->eedr, 0xffffffff);      /* Clear ecm errors */
160         out_be32 (&ecm->eeer, 0xffffffff);      /* Enable ecm errors */
161
162         /* Init UPMA for FPGA access */
163         out_be32 (&lbc->mamr, 0x44440); /* Use a customer-supplied value */
164         upmconfig (UPMA, (uint *)UPMTableA, sizeof(UPMTableA)/sizeof(int));
165
166         /* Init UPMB for Lime controller access */
167         out_be32 (&lbc->mbmr, 0x444440); /* Use a customer-supplied value */
168         upmconfig (UPMB, (uint *)UPMTableB, sizeof(UPMTableB)/sizeof(int));
169 }
170
171 #if defined(CONFIG_PCI)
172 /*
173  * Initialize PCI Devices, report devices found.
174  */
175
176 #ifndef CONFIG_PCI_PNP
177 static struct pci_config_table pci_mpc85xxads_config_table[] = {
178         {PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
179          PCI_IDSEL_NUMBER, PCI_ANY_ID,
180          pci_cfgfunc_config_device, {PCI_ENET0_IOADDR,
181                                      PCI_ENET0_MEMADDR,
182                                      PCI_COMMAND_MEMORY |
183                                      PCI_COMMAND_MASTER}},
184         {}
185 };
186 #endif
187
188
189 static struct pci_controller hose = {
190 #ifndef CONFIG_PCI_PNP
191         config_table:pci_mpc85xxads_config_table,
192 #endif
193 };
194
195 #endif /* CONFIG_PCI */
196
197
198 void pci_init_board (void)
199 {
200 #ifdef CONFIG_PCI
201         pci_mpc85xx_init (&hose);
202 #endif /* CONFIG_PCI */
203 }
204
205 #ifdef CONFIG_BOARD_EARLY_INIT_R
206 int board_early_init_r (void)
207 {
208         volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
209
210         /* set and reset the GPIO pin 2 which will reset the W83782G chip */
211         out_8((unsigned char*)&gur->gpoutdr, 0x3F );
212         out_be32((unsigned int*)&gur->gpiocr, 0x200 );  /* enable GPOut */
213         udelay(200);
214         out_8( (unsigned char*)&gur->gpoutdr, 0x1F );
215
216         return (0);
217 }
218 #endif /* CONFIG_BOARD_EARLY_INIT_R */
219
220 #ifdef CONFIG_OF_BOARD_SETUP
221 int ft_board_setup(void *blob, bd_t *bd)
222 {
223         u32 val[12];
224         int rc, i = 0;
225
226         ft_cpu_setup(blob, bd);
227
228         /* Fixup NOR FLASH mapping */
229         val[i++] = 0;                           /* chip select number */
230         val[i++] = 0;                           /* always 0 */
231         val[i++] = gd->bd->bi_flashstart;
232         val[i++] = gd->bd->bi_flashsize;
233
234 #if defined(CONFIG_VIDEO_MB862xx)
235         if (mb862xx.frameAdrs == CONFIG_SYS_LIME_BASE) {
236                 /* Fixup LIME mapping */
237                 val[i++] = 2;                   /* chip select number */
238                 val[i++] = 0;                   /* always 0 */
239                 val[i++] = CONFIG_SYS_LIME_BASE;
240                 val[i++] = CONFIG_SYS_LIME_SIZE;
241         }
242 #endif
243
244         /* Fixup FPGA mapping */
245         val[i++] = 3;                           /* chip select number */
246         val[i++] = 0;                           /* always 0 */
247         val[i++] = CONFIG_SYS_FPGA_BASE;
248         val[i++] = CONFIG_SYS_FPGA_SIZE;
249
250         rc = fdt_find_and_setprop(blob, "/localbus", "ranges",
251                                   val, i * sizeof(u32), 1);
252         if (rc)
253                 printf("Unable to update localbus ranges, err=%s\n",
254                        fdt_strerror(rc));
255
256         return 0;
257 }
258 #endif /* CONFIG_OF_BOARD_SETUP */
259
260 #if defined(CONFIG_OF_SEPARATE)
261 void *board_fdt_blob_setup(void)
262 {
263         void *fw_dtb;
264
265         fw_dtb = (void *)(CONFIG_SYS_TEXT_BASE - CONFIG_ENV_SECT_SIZE);
266         if (fdt_magic(fw_dtb) != FDT_MAGIC) {
267                 printf("DTB is not passed via %x\n", (u32)fw_dtb);
268                 return NULL;
269         }
270
271         return fw_dtb;
272 }
273 #endif