2 * Copyright (C) 2013 Renesas Solutions Corp.
4 * SPDX-License-Identifier: GPL-2.0+
9 #define CONFIG_SPI_ADDR 0x00000000
10 #define PHYADDR(_addr) ((_addr & 0x1fffffff) | 0x40000000)
11 #define CONFIG_RAM_BOOT_PHYS PHYADDR(CONFIG_SYS_TEXT_BASE)
13 #define SPIWDMADR 0xFE001018
14 #define SPIWDMCNTR 0xFE001020
15 #define SPIDMCOR 0xFE001028
16 #define SPIDMINTSR 0xFE001188
17 #define SPIDMINTMR 0xFE001190
19 #define SPIDMINTSR_DMEND 0x00000004
21 #define TBR 0xFE002000
22 #define RBR 0xFE002000
24 #define CR1 0xFE002008
25 #define CR2 0xFE002010
26 #define CR3 0xFE002018
27 #define CR4 0xFE002020
28 #define CR7 0xFE002038
29 #define CR8 0xFE002040
36 #define SPI_PFONRD 0x08
43 #define SPI_LOOPBK 0x40
53 #define SPI_SpiS0 0x02
57 #define CR7_IDX_OR12 0x12
58 #define OR12_ADDR32 0x00000001
60 #define spi_write(val, addr) (*(volatile unsigned long *)(addr)) = val
61 #define spi_read(addr) (*(volatile unsigned long *)(addr))
65 #define M25_READ_4BYTE 0x13
67 extern void bss_start(void);
69 #define __uses_spiboot2 __attribute__((section(".spiboot2.text")))
70 static void __uses_spiboot2 spi_reset(void)
72 int timeout = 0x00100000;
74 /* Make sure the last transaction is finalized */
77 while (!(spi_read(CR4) & SPI_SpiS0)) {
83 spi_write(spi_read(CR2) | SPI_RSTF, CR2); /* fifo reset */
84 spi_write(spi_read(CR2) & ~SPI_RSTF, CR2);
86 spi_write(0, SPIDMCOR);
89 static void __uses_spiboot2 spi_read_flash(void *buf, unsigned long addr,
92 spi_write(CR7_IDX_OR12, CR7);
93 if (spi_read(CR8) & OR12_ADDR32) {
94 /* 4-bytes address mode */
95 spi_write(M25_READ_4BYTE, TBR);
96 spi_write((addr >> 24) & 0xFF, TBR); /* ADDR31-24 */
98 /* 3-bytes address mode */
99 spi_write(M25_READ, TBR);
101 spi_write((addr >> 16) & 0xFF, TBR); /* ADDR23-16 */
102 spi_write((addr >> 8) & 0xFF, TBR); /* ADDR15-8 */
103 spi_write(addr & 0xFF, TBR); /* ADDR7-0 */
105 spi_write(SPIDMINTSR_DMEND, SPIDMINTSR);
106 spi_write((unsigned long)buf, SPIWDMADR);
107 spi_write(len & 0xFFFFFFE0, SPIWDMCNTR);
108 spi_write(1, SPIDMCOR);
110 spi_write(0xff, CR3);
111 spi_write(spi_read(CR1) | SPI_SSDB, CR1);
112 spi_write(spi_read(CR1) | SPI_SSA, CR1);
114 while (!(spi_read(SPIDMINTSR) & SPIDMINTSR_DMEND))
121 void __uses_spiboot2 spiboot_main(void)
124 * This code rounds len up for SPIWDMCNTR. We should set it to 0 in
127 void (*_start)(void) = (void *)CONFIG_SYS_TEXT_BASE;
128 volatile unsigned long len = (bss_start - _start + 31) & 0xffffffe0;
131 spi_read_flash((void *)CONFIG_RAM_BOOT_PHYS, CONFIG_SPI_ADDR, len);