3 Renesaso SuperH / Solution Enginge MS775xSE01 BSC setting.
5 Support CPU : SH7750/SH7750S/SH7750R/SH7751/SH7751R
7 Coyright (c) 2007 Nobuhiro Iwamatsu <iwmatsu@nigauri.org>
9 * See file CREDITS for list of people who contributed to this
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
31 #include <asm/processor.h>
32 #include <asm/macro.h>
34 #ifdef CONFIG_CPU_SH7751
35 #define BCR2_D_VALUE 0x2FFC /* Area 1-6 width: 32/32/32/32/32/16 */
36 #define WCR1_D_VALUE 0x02770771 /* DMA:0 A6:2 A3:0 A0:1 Others:15 */
37 #ifdef CONFIG_MARUBUN_PCCARD
38 #define WCR2_D_VALUE 0xFFFE4FE7 /* A6:15 A6B:7 A5:15 A5B:7 A4:15
39 A3:2 A2:15 A1:15 A0:6 A0B:7 */
40 #else /* CONFIG_MARUBUN_PCCARD */
41 #define WCR2_D_VALUE 0x7FFE4FE7 /* A6:3 A6B:7 A5:15 A5B:7 A4:15
42 A3:2 A2:15 A1:15 A0:6 A0B:7 */
43 #endif /* CONFIG_MARUBUN_PCCARD */
44 #define WCR3_D_VALUE 0x01777771 /* A6: 0-1 A5: 1-3 A4: 1-3 A3: 1-3
45 A2: 1-3 A1: 1-3 A0: 0-1 */
46 #define RTCOR_D_VALUE 0xA50D /* Write code A5, data 0D (~15us?) */
47 #define SDMR3_ADDRESS 0xFF940088 /* SDMR3 address on 32-bit bus */
48 #define MCR_D1_VALUE 0x100901B4 /* SDRAM 32-bit, CAS/RAS Refresh, .. */
49 #define MCR_D2_VALUE 0x500901B4 /* Same w/MRSET now 1 (mode reg cmd) */
50 #else /* CONFIG_CPU_SH7751 */
51 #define BCR2_D_VALUE 0x2E3C /* Area 1-6 width: 32/32/64/16/32/16 */
52 #define WCR1_D_VALUE 0x02720777 /* DMA:0 A6:2 A4:2 A3:0 Others:15 */
53 #define WCR2_D_VALUE 0xFFFE4FFF /* A6:15 A6B:7 A5:15 A5B:7 A4:15
54 A3:2 A2:15 A1:15 A0:15 A0B:7 */
55 #define WCR3_D_VALUE 0x01717771 /* A6: 0-1 A5: 1-3 A4: 0-1 A3: 1-3
56 A2: 1-3 A1: 1-3 A0: 0-1 */
57 #define RTCOR_D_VALUE 0xA510 /* Write code A5, data 10 (~15us?) */
58 #define SDMR3_ADDRESS 0xFF940110 /* SDMR3 address on 64-bit bus */
59 #define MCR_D1_VALUE 0x8801001C /* SDRAM 64-bit, CAS/RAS Refresh, .. */
60 #define MCR_D2_VALUE 0xC801001C /* Same w/MRSET now 1 (mode reg cmd) */
61 #endif /* CONFIG_CPU_SH7751 */
69 write32 CCR_A, CCR_D_DISABLE
72 write16 FRQCR_A, FRQCR_D
74 write32 BCR1_A, BCR1_D
76 write16 BCR2_A, BCR2_D
78 write32 WCR1_A, WCR1_D
80 write32 WCR2_A, WCR2_D
82 write32 WCR3_A, WCR3_D
87 write8 SDMR3_A, SDMR3_D
89 ! Do you need PCMCIA setting?
90 ! If so, please add the lines here...
92 write16 RTCNT_A, RTCNT_D
94 write16 RTCOR_A, RTCOR_D
96 write16 RTCSR_A, RTCSR_D
98 write16 RFCR_A, RFCR_D
100 /* Wait DRAM refresh 30 times */
108 write32 MCR_A, MCR_D2
111 write8 SDMR3_A, SDMR3_D
119 CCR_D_DISABLE: .long 0x0808
122 #ifdef CONFIG_CPU_TYPE_R
123 .word 0x0e1a /* 12:3:3 */
124 #else /* CONFIG_CPU_TYPE_R */
125 #ifdef CONFIG_GOOD_SESH4
126 .word 0x00e13 /* 6:2:1 */
128 .word 0x00e23 /* 6:1:1 */
131 #endif /* CONFIG_CPU_TYPE_R */
134 BCR1_D: .long 0x00000008 /* Area 3 SDRAM */
136 BCR2_D: .long BCR2_D_VALUE /* Bus width settings */
138 WCR1_D: .long WCR1_D_VALUE /* Inter-area or turnaround wait states */
140 WCR2_D: .long WCR2_D_VALUE /* Per-area access and burst wait states */
142 WCR3_D: .long WCR3_D_VALUE /* Address setup and data hold cycles */
144 RTCSR_D: .word 0xA518 /* RTCSR Write Code A5h Data 18h */
147 RTCNT_D: .word 0xA500 /* RTCNT Write Code A5h Data 00h */
150 RTCOR_D: .word RTCOR_D_VALUE /* Set refresh time (about 15us) */
152 SDMR3_A: .long SDMR3_ADDRESS
155 MCR_D1: .long MCR_D1_VALUE
156 MCR_D2: .long MCR_D2_VALUE
158 RFCR_D: .word 0xA400 /* RFCR Write Code A4h Data 00h */