malta: IDE support
[oweals/u-boot.git] / board / imgtec / malta / malta.c
1 /*
2  * Copyright (C) 2013 Gabor Juhos <juhosg@openwrt.org>
3  * Copyright (C) 2013 Imagination Technologies
4  *
5  * SPDX-License-Identifier:     GPL-2.0
6  */
7
8 #include <common.h>
9 #include <ide.h>
10 #include <netdev.h>
11 #include <pci.h>
12 #include <pci_gt64120.h>
13 #include <pci_msc01.h>
14 #include <rtc.h>
15 #include <serial.h>
16
17 #include <asm/addrspace.h>
18 #include <asm/io.h>
19 #include <asm/malta.h>
20
21 #include "superio.h"
22
23 enum core_card {
24         CORE_UNKNOWN,
25         CORE_LV,
26         CORE_FPGA6,
27 };
28
29 enum sys_con {
30         SYSCON_UNKNOWN,
31         SYSCON_GT64120,
32         SYSCON_MSC01,
33 };
34
35 static void malta_lcd_puts(const char *str)
36 {
37         int i;
38         void *reg = (void *)CKSEG1ADDR(MALTA_ASCIIPOS0);
39
40         /* print up to 8 characters of the string */
41         for (i = 0; i < min((int)strlen(str), 8); i++) {
42                 __raw_writel(str[i], reg);
43                 reg += MALTA_ASCIIPOS1 - MALTA_ASCIIPOS0;
44         }
45
46         /* fill the rest of the display with spaces */
47         for (; i < 8; i++) {
48                 __raw_writel(' ', reg);
49                 reg += MALTA_ASCIIPOS1 - MALTA_ASCIIPOS0;
50         }
51 }
52
53 static enum core_card malta_core_card(void)
54 {
55         u32 corid, rev;
56
57         rev = __raw_readl(CKSEG1ADDR(MALTA_REVISION));
58         corid = (rev & MALTA_REVISION_CORID_MSK) >> MALTA_REVISION_CORID_SHF;
59
60         switch (corid) {
61         case MALTA_REVISION_CORID_CORE_LV:
62                 return CORE_LV;
63
64         case MALTA_REVISION_CORID_CORE_FPGA6:
65                 return CORE_FPGA6;
66
67         default:
68                 return CORE_UNKNOWN;
69         }
70 }
71
72 static enum sys_con malta_sys_con(void)
73 {
74         switch (malta_core_card()) {
75         case CORE_LV:
76                 return SYSCON_GT64120;
77
78         case CORE_FPGA6:
79                 return SYSCON_MSC01;
80
81         default:
82                 return SYSCON_UNKNOWN;
83         }
84 }
85
86 phys_size_t initdram(int board_type)
87 {
88         return CONFIG_SYS_MEM_SIZE;
89 }
90
91 int checkboard(void)
92 {
93         enum core_card core;
94
95         malta_lcd_puts("U-boot");
96         puts("Board: MIPS Malta");
97
98         core = malta_core_card();
99         switch (core) {
100         case CORE_LV:
101                 puts(" CoreLV");
102                 break;
103
104         case CORE_FPGA6:
105                 puts(" CoreFPGA6");
106                 break;
107
108         default:
109                 puts(" CoreUnknown");
110         }
111
112         putc('\n');
113         return 0;
114 }
115
116 int board_eth_init(bd_t *bis)
117 {
118         return pci_eth_init(bis);
119 }
120
121 void _machine_restart(void)
122 {
123         void __iomem *reset_base;
124
125         reset_base = (void __iomem *)CKSEG1ADDR(MALTA_RESET_BASE);
126         __raw_writel(GORESET, reset_base);
127 }
128
129 int board_early_init_f(void)
130 {
131         void *io_base;
132
133         /* choose correct PCI I/O base */
134         switch (malta_sys_con()) {
135         case SYSCON_GT64120:
136                 io_base = (void *)CKSEG1ADDR(MALTA_GT_PCIIO_BASE);
137                 break;
138
139         case SYSCON_MSC01:
140                 io_base = (void *)CKSEG1ADDR(MALTA_MSC01_PCIIO_BASE);
141                 break;
142
143         default:
144                 return -1;
145         }
146
147         /* setup FDC37M817 super I/O controller */
148         malta_superio_init(io_base);
149
150         return 0;
151 }
152
153 int misc_init_r(void)
154 {
155         rtc_reset();
156
157         return 0;
158 }
159
160 struct serial_device *default_serial_console(void)
161 {
162         switch (malta_sys_con()) {
163         case SYSCON_GT64120:
164                 return &eserial1_device;
165
166         default:
167         case SYSCON_MSC01:
168                 return &eserial2_device;
169         }
170 }
171
172 void pci_init_board(void)
173 {
174         pci_dev_t bdf;
175         u32 val32;
176         u8 val8;
177
178         switch (malta_sys_con()) {
179         case SYSCON_GT64120:
180                 set_io_port_base(CKSEG1ADDR(MALTA_GT_PCIIO_BASE));
181
182                 gt64120_pci_init((void *)CKSEG1ADDR(MALTA_GT_BASE),
183                                  0x00000000, 0x00000000, CONFIG_SYS_MEM_SIZE,
184                                  0x10000000, 0x10000000, 128 * 1024 * 1024,
185                                  0x00000000, 0x00000000, 0x20000);
186                 break;
187
188         default:
189         case SYSCON_MSC01:
190                 set_io_port_base(CKSEG1ADDR(MALTA_MSC01_PCIIO_BASE));
191
192                 msc01_pci_init((void *)CKSEG1ADDR(MALTA_MSC01_PCI_BASE),
193                                0x00000000, 0x00000000, CONFIG_SYS_MEM_SIZE,
194                                MALTA_MSC01_PCIMEM_MAP,
195                                CKSEG1ADDR(MALTA_MSC01_PCIMEM_BASE),
196                                MALTA_MSC01_PCIMEM_SIZE, MALTA_MSC01_PCIIO_MAP,
197                                0x00000000, MALTA_MSC01_PCIIO_SIZE);
198                 break;
199         }
200
201         bdf = pci_find_device(PCI_VENDOR_ID_INTEL,
202                               PCI_DEVICE_ID_INTEL_82371AB_0, 0);
203         if (bdf == -1)
204                 panic("Failed to find PIIX4 PCI bridge\n");
205
206         /* setup PCI interrupt routing */
207         pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCA, 10);
208         pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCB, 10);
209         pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCC, 11);
210         pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCD, 11);
211
212         /* mux SERIRQ onto SERIRQ pin */
213         pci_read_config_dword(bdf, PCI_CFG_PIIX4_GENCFG, &val32);
214         val32 |= PCI_CFG_PIIX4_GENCFG_SERIRQ;
215         pci_write_config_dword(bdf, PCI_CFG_PIIX4_GENCFG, val32);
216
217         /* enable SERIRQ - Linux currently depends upon this */
218         pci_read_config_byte(bdf, PCI_CFG_PIIX4_SERIRQC, &val8);
219         val8 |= PCI_CFG_PIIX4_SERIRQC_EN | PCI_CFG_PIIX4_SERIRQC_CONT;
220         pci_write_config_byte(bdf, PCI_CFG_PIIX4_SERIRQC, val8);
221
222         bdf = pci_find_device(PCI_VENDOR_ID_INTEL,
223                               PCI_DEVICE_ID_INTEL_82371AB, 0);
224         if (bdf == -1)
225                 panic("Failed to find PIIX4 IDE controller\n");
226
227         /* enable bus master & IO access */
228         val32 |= PCI_COMMAND_MASTER | PCI_COMMAND_IO;
229         pci_write_config_dword(bdf, PCI_COMMAND, val32);
230
231         /* set latency */
232         pci_write_config_byte(bdf, PCI_LATENCY_TIMER, 0x40);
233
234         /* enable IDE/ATA */
235         pci_write_config_dword(bdf, PCI_CFG_PIIX4_IDETIM_PRI,
236                                PCI_CFG_PIIX4_IDETIM_IDE);
237         pci_write_config_dword(bdf, PCI_CFG_PIIX4_IDETIM_SEC,
238                                PCI_CFG_PIIX4_IDETIM_IDE);
239 }