1 // SPDX-License-Identifier: GPL-2.0+
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
11 #include <asm/immap.h>
12 #include <linux/delay.h>
14 DECLARE_GLOBAL_DATA_PTR;
16 int checkboard (void) {
21 puts("Freescale M5249EVB");
22 val8 = ((uchar)~((uchar)mbar2_readLong(MCFSIM_GPIO1_READ) >> 4)) & 0xf;
23 printf(" (Switch=%1X)\n", val8);
28 val = mbar2_readLong(MCFSIM_GPIO1_OUT) & ~CONFIG_SYS_GPIO1_LED;
29 mbar2_writeLong(MCFSIM_GPIO1_OUT, val); /* Set LED on */
37 unsigned long junk = 0xa5a59696;
41 * RC = ([(RefreshTime/#rows) / (1/BusClk)] / 16) - 1
44 #ifdef CONFIG_SYS_FAST_CLK
46 * Busclk=70MHz, RefreshTime=64ms, #rows=4096 (4K)
47 * SO=1, NAM=0, COC=0, RTIM=01 (6clk refresh), RC=39
49 mbar_writeShort(MCFSIM_DCR, 0x8239);
50 #elif CONFIG_SYS_PLL_BYPASS
52 * Busclk=5.6448MHz, RefreshTime=64ms, #rows=8192 (8K)
53 * SO=1, NAM=0, COC=0, RTIM=01 (6clk refresh), RC=02
55 mbar_writeShort(MCFSIM_DCR, 0x8202);
58 * Busclk=36MHz, RefreshTime=64ms, #rows=4096 (4K)
59 * SO=1, NAM=0, COC=0, RTIM=01 (6clk refresh), RC=22 (562 bus clock cycles)
61 mbar_writeShort(MCFSIM_DCR, 0x8222);
65 * SDRAM starts at 0x0000_0000, CASL=10, CBM=010, PS=10 (16bit port),
66 * PM=1 (continuous page mode)
69 /* RE=0 (keep auto-refresh disabled while setting up registers) */
70 mbar_writeLong(MCFSIM_DACR0, 0x00003324);
72 /* BAM=007c (bits 22,21 are bank selects; 256kB blocks) */
73 mbar_writeLong(MCFSIM_DMR0, 0x01fc0001);
75 /** Precharge sequence **/
76 mbar_writeLong(MCFSIM_DACR0, 0x0000332c); /* Set DACR0[IP] (bit 3) */
77 *((volatile unsigned long *) 0x00) = junk; /* write to a memory location to init. precharge */
78 udelay(0x10); /* Allow several Precharge cycles */
80 /** Refresh Sequence **/
81 mbar_writeLong(MCFSIM_DACR0, 0x0000b324); /* Enable the refresh bit, DACR0[RE] (bit 15) */
82 udelay(0x7d0); /* Allow gobs of refresh cycles */
84 /** Mode Register initialization **/
85 mbar_writeLong(MCFSIM_DACR0, 0x0000b364); /* Enable DACR0[IMRS] (bit 6); RE remains enabled */
86 *((volatile unsigned long *) 0x800) = junk; /* Access RAM to initialize the mode register */
88 gd->ram_size = CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
96 /* TODO: XXX XXX XXX */
97 printf ("DRAM test not implemented!\n");