1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright 2015 Freescale Semiconductor
15 #include <fdt_support.h>
16 #include <linux/libfdt.h>
17 #include <fsl-mc/fsl_mc.h>
18 #include <env_internal.h>
19 #include <efi_loader.h>
21 #include <asm/arch/mmu.h>
22 #include <asm/arch/soc.h>
23 #include <asm/arch/ppa.h>
25 #include <asm/arch-fsl-layerscape/fsl_icid.h>
27 #ifdef CONFIG_FSL_QIXIS
28 #include "../common/qixis.h"
29 #include "ls2080ardb_qixis.h"
31 #include "../common/vid.h"
33 #define PIN_MUX_SEL_SDHC 0x00
34 #define PIN_MUX_SEL_DSPI 0x0a
36 #define SET_SDHC_MUX_SEL(reg, value) ((reg & 0xf0) | value)
37 DECLARE_GLOBAL_DATA_PTR;
44 unsigned long long get_qixis_addr(void)
46 unsigned long long addr;
48 if (gd->flags & GD_FLG_RELOC)
49 addr = QIXIS_BASE_PHYS;
51 addr = QIXIS_BASE_PHYS_EARLY;
54 * IFC address under 256MB is mapped to 0x30000000, any address above
55 * is mapped to 0x5_10000000 up to 4GB.
57 addr = addr > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000;
64 #ifdef CONFIG_FSL_QIXIS
70 printf("Board: %s-RDB, ", buf);
72 #ifdef CONFIG_TARGET_LS2081ARDB
73 #ifdef CONFIG_FSL_QIXIS
74 sw = QIXIS_READ(arch);
75 printf("Board version: %c, ", (sw & 0xf) + 'A');
77 sw = QIXIS_READ(brdcfg[0]);
78 sw = (sw >> QIXIS_QMAP_SHIFT) & QIXIS_QMAP_MASK;
81 puts("boot from QSPI DEV#0\n");
82 puts("QSPI_CSA_1 mapped to QSPI DEV#1\n");
85 puts("boot from QSPI DEV#1\n");
86 puts("QSPI_CSA_1 mapped to QSPI DEV#0\n");
89 puts("boot from QSPI EMU\n");
90 puts("QSPI_CSA_1 mapped to QSPI DEV#0\n");
93 puts("boot from QSPI EMU\n");
94 puts("QSPI_CSA_1 mapped to QSPI DEV#1\n");
97 puts("boot from QSPI DEV#0\n");
98 puts("QSPI_CSA_1 mapped to QSPI EMU\n");
101 printf("invalid setting of SW%u\n", sw);
104 printf("FPGA: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
106 puts("SERDES1 Reference : ");
107 printf("Clock1 = 100MHz ");
108 printf("Clock2 = 161.13MHz");
110 #ifdef CONFIG_FSL_QIXIS
111 sw = QIXIS_READ(arch);
112 printf("Board Arch: V%d, ", sw >> 4);
113 printf("Board version: %c, boot from ", (sw & 0xf) + 'A');
115 sw = QIXIS_READ(brdcfg[0]);
116 sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
119 printf("vBank: %d\n", sw);
123 printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
125 printf("FPGA: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
127 puts("SERDES1 Reference : ");
128 printf("Clock1 = 156.25MHz ");
129 printf("Clock2 = 156.25MHz");
132 puts("\nSERDES2 Reference : ");
133 printf("Clock1 = 100MHz ");
134 printf("Clock2 = 100MHz\n");
139 unsigned long get_board_sys_clk(void)
141 #ifdef CONFIG_FSL_QIXIS
142 u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
144 switch (sysclk_conf & 0x0F) {
145 case QIXIS_SYSCLK_83:
147 case QIXIS_SYSCLK_100:
149 case QIXIS_SYSCLK_125:
151 case QIXIS_SYSCLK_133:
153 case QIXIS_SYSCLK_150:
155 case QIXIS_SYSCLK_160:
157 case QIXIS_SYSCLK_166:
164 int select_i2c_ch_pca9547(u8 ch)
168 #ifndef CONFIG_DM_I2C
169 ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
173 ret = i2c_get_chip_for_busnum(0, I2C_MUX_PCA_ADDR_PRI, 1, &dev);
175 ret = dm_i2c_write(dev, 0, &ch, 1);
179 puts("PCA: failed to select proper channel\n");
186 int i2c_multiplexer_select_vid_channel(u8 channel)
188 return select_i2c_ch_pca9547(channel);
191 int config_board_mux(int ctrl_type)
193 #ifdef CONFIG_FSL_QIXIS
196 reg5 = QIXIS_READ(brdcfg[5]);
200 reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_SDHC);
203 reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_DSPI);
206 printf("Wrong mux interface type\n");
210 QIXIS_WRITE(brdcfg[5], reg5);
217 #ifdef CONFIG_FSL_MC_ENET
218 u32 __iomem *irq_ccsr = (u32 __iomem *)ISC_BASE;
221 init_final_memctl_regs();
223 #ifdef CONFIG_ENV_IS_NOWHERE
224 gd->env_addr = (ulong)&default_environment[0];
226 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
228 #ifdef CONFIG_FSL_QIXIS
229 QIXIS_WRITE(rst_ctl, QIXIS_RST_CTL_RESET_EN);
232 #ifdef CONFIG_FSL_CAAM
235 #ifdef CONFIG_FSL_LS_PPA
239 #ifdef CONFIG_FSL_MC_ENET
240 /* invert AQR405 IRQ pins polarity */
241 out_le32(irq_ccsr + IRQCR_OFFSET / 4, AQR405_IRQ_MASK);
243 #ifdef CONFIG_FSL_CAAM
250 int board_early_init_f(void)
252 #ifdef CONFIG_SYS_I2C_EARLY_INIT
255 fsl_lsch3_early_init_f();
259 int misc_init_r(void)
262 u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
264 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
265 u32 svr = gur_in32(&gur->svr);
267 val = in_le32(dcfg_ccsr + DCFG_RCWSR13 / 4);
269 env_hwconfig = env_get("hwconfig");
271 if (hwconfig_f("dspi", env_hwconfig) &&
272 DCFG_RCWSR13_DSPI == (val & (u32)(0xf << 8)))
273 config_board_mux(MUX_TYPE_DSPI);
275 config_board_mux(MUX_TYPE_SDHC);
278 * LS2081ARDB RevF board has smart voltage translator
279 * which needs to be programmed to enable high speed SD interface
280 * by setting GPIO4_10 output to zero
282 #ifdef CONFIG_TARGET_LS2081ARDB
283 out_le32(GPIO4_GPDIR_ADDR, (1 << 21 |
284 in_le32(GPIO4_GPDIR_ADDR)));
285 out_le32(GPIO4_GPDAT_ADDR, (~(1 << 21) &
286 in_le32(GPIO4_GPDAT_ADDR)));
288 if (hwconfig("sdhc"))
289 config_board_mux(MUX_TYPE_SDHC);
292 printf("Warning: Adjusting core voltage failed.\n");
294 * Default value of board env is based on filename which is
295 * ls2080ardb. Modify board env for other supported SoCs
297 if ((SVR_SOC_VER(svr) == SVR_LS2088A) ||
298 (SVR_SOC_VER(svr) == SVR_LS2048A))
299 env_set("board", "ls2088ardb");
300 else if ((SVR_SOC_VER(svr) == SVR_LS2081A) ||
301 (SVR_SOC_VER(svr) == SVR_LS2041A))
302 env_set("board", "ls2081ardb");
307 void detail_board_ddr_info(void)
310 print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
312 #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
313 if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) {
315 print_size(gd->bd->bi_dram[2].size, "");
316 print_ddr_info(CONFIG_DP_DDR_CTRL);
321 #if defined(CONFIG_ARCH_MISC_INIT)
322 int arch_misc_init(void)
328 #ifdef CONFIG_FSL_MC_ENET
329 void fdt_fixup_board_enet(void *fdt)
333 offset = fdt_path_offset(fdt, "/soc/fsl-mc");
336 offset = fdt_path_offset(fdt, "/fsl-mc");
339 printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
344 if (get_mc_boot_status() == 0 &&
345 (is_lazy_dpl_addr_valid() || get_dpl_apply_status() == 0))
346 fdt_status_okay(fdt, offset);
348 fdt_status_fail(fdt, offset);
351 void board_quiesce_devices(void)
353 fsl_mc_ldpaa_exit(gd->bd);
357 #ifdef CONFIG_OF_BOARD_SETUP
358 void fsl_fdt_fixup_flash(void *fdt)
361 #ifdef CONFIG_TFABOOT
362 u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
367 * IFC and QSPI are muxed on board.
368 * So disable IFC node in dts if QSPI is enabled or
369 * disable QSPI node in dts in case QSPI is not enabled.
371 #ifdef CONFIG_TFABOOT
372 enum boot_src src = get_boot_src();
373 bool disable_ifc = false;
376 case BOOT_SOURCE_IFC_NOR:
379 case BOOT_SOURCE_QSPI_NOR:
383 val = in_le32(dcfg_ccsr + DCFG_RCWSR15 / 4);
384 if (DCFG_RCWSR15_IFCGRPABASE_QSPI == (val & (u32)0x3))
390 offset = fdt_path_offset(fdt, "/soc/ifc");
393 offset = fdt_path_offset(fdt, "/ifc");
395 offset = fdt_path_offset(fdt, "/soc/quadspi");
398 offset = fdt_path_offset(fdt, "/quadspi");
402 #ifdef CONFIG_FSL_QSPI
403 offset = fdt_path_offset(fdt, "/soc/ifc");
406 offset = fdt_path_offset(fdt, "/ifc");
408 offset = fdt_path_offset(fdt, "/soc/quadspi");
411 offset = fdt_path_offset(fdt, "/quadspi");
418 fdt_status_disabled(fdt, offset);
421 int ft_board_setup(void *blob, bd_t *bd)
424 u16 mc_memory_bank = 0;
428 u64 mc_memory_base = 0;
429 u64 mc_memory_size = 0;
430 u16 total_memory_banks;
432 ft_cpu_setup(blob, bd);
434 fdt_fixup_mc_ddr(&mc_memory_base, &mc_memory_size);
436 if (mc_memory_base != 0)
439 total_memory_banks = CONFIG_NR_DRAM_BANKS + mc_memory_bank;
441 base = calloc(total_memory_banks, sizeof(u64));
442 size = calloc(total_memory_banks, sizeof(u64));
444 /* fixup DT for the two GPP DDR banks */
445 base[0] = gd->bd->bi_dram[0].start;
446 size[0] = gd->bd->bi_dram[0].size;
447 base[1] = gd->bd->bi_dram[1].start;
448 size[1] = gd->bd->bi_dram[1].size;
450 #ifdef CONFIG_RESV_RAM
451 /* reduce size if reserved memory is within this bank */
452 if (gd->arch.resv_ram >= base[0] &&
453 gd->arch.resv_ram < base[0] + size[0])
454 size[0] = gd->arch.resv_ram - base[0];
455 else if (gd->arch.resv_ram >= base[1] &&
456 gd->arch.resv_ram < base[1] + size[1])
457 size[1] = gd->arch.resv_ram - base[1];
460 if (mc_memory_base != 0) {
461 for (i = 0; i <= total_memory_banks; i++) {
462 if (base[i] == 0 && size[i] == 0) {
463 base[i] = mc_memory_base;
464 size[i] = mc_memory_size;
470 fdt_fixup_memory_banks(blob, base, size, total_memory_banks);
472 fdt_fsl_mc_fixup_iommu_map_entry(blob);
474 fsl_fdt_fixup_dr_usb(blob, bd);
476 fsl_fdt_fixup_flash(blob);
478 #ifdef CONFIG_FSL_MC_ENET
479 fdt_fixup_board_enet(blob);
482 fdt_fixup_icid(blob);
488 void qixis_dump_switch(void)
490 #ifdef CONFIG_FSL_QIXIS
493 QIXIS_WRITE(cms[0], 0x00);
494 nr_of_cfgsw = QIXIS_READ(cms[1]);
496 puts("DIP switch settings dump:\n");
497 for (i = 1; i <= nr_of_cfgsw; i++) {
498 QIXIS_WRITE(cms[0], i);
499 printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
505 * Board rev C and earlier has duplicated I2C addresses for 2nd controller.
506 * Both slots has 0x54, resulting 2nd slot unusable.
508 void update_spd_address(unsigned int ctrl_num,
512 #ifndef CONFIG_TARGET_LS2081ARDB
513 #ifdef CONFIG_FSL_QIXIS
516 sw = QIXIS_READ(arch);
517 if ((sw & 0xf) < 0x3) {
518 if (ctrl_num == 1 && slot == 0)
519 *addr = SPD_EEPROM_ADDRESS4;
520 else if (ctrl_num == 1 && slot == 1)
521 *addr = SPD_EEPROM_ADDRESS3;