2 * (C) Copyright 2007-2008
3 * Stelian Pop <stelian.pop@leadtechdesign.com>
4 * Lead Tech Design <www.leadtechdesign.com>
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 #include <asm/sizes.h>
27 #include <asm/arch/at91sam9263.h>
28 #include <asm/arch/at91sam9263_matrix.h>
29 #include <asm/arch/at91sam9_smc.h>
30 #include <asm/arch/at91_pmc.h>
31 #include <asm/arch/at91_rstc.h>
32 #include <asm/arch/gpio.h>
33 #include <asm/arch/io.h>
34 #include <asm/arch/hardware.h>
36 #include <atmel_lcdc.h>
37 #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
42 DECLARE_GLOBAL_DATA_PTR;
44 /* ------------------------------------------------------------------------- */
46 * Miscelaneous platform dependent initialisations
49 static void at91sam9263ek_serial_hw_init(void)
52 at91_set_A_periph(AT91_PIN_PA26, 1); /* TXD0 */
53 at91_set_A_periph(AT91_PIN_PA27, 0); /* RXD0 */
54 at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_US0);
58 at91_set_A_periph(AT91_PIN_PD0, 1); /* TXD1 */
59 at91_set_A_periph(AT91_PIN_PD1, 0); /* RXD1 */
60 at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_US1);
64 at91_set_A_periph(AT91_PIN_PD2, 1); /* TXD2 */
65 at91_set_A_periph(AT91_PIN_PD3, 0); /* RXD2 */
66 at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_US2);
69 #ifdef CONFIG_USART3 /* DBGU */
70 at91_set_A_periph(AT91_PIN_PC30, 0); /* DRXD */
71 at91_set_A_periph(AT91_PIN_PC31, 1); /* DTXD */
72 at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_SYS);
76 #ifdef CONFIG_CMD_NAND
77 static void at91sam9263ek_nand_hw_init(void)
82 csa = at91_sys_read(AT91_MATRIX_EBI0CSA);
83 at91_sys_write(AT91_MATRIX_EBI0CSA,
84 csa | AT91_MATRIX_EBI0_CS3A_SMC_SMARTMEDIA);
86 /* Configure SMC CS3 for NAND/SmartMedia */
87 at91_sys_write(AT91_SMC_SETUP(3),
88 AT91_SMC_NWESETUP_(1) | AT91_SMC_NCS_WRSETUP_(0) |
89 AT91_SMC_NRDSETUP_(1) | AT91_SMC_NCS_RDSETUP_(0));
90 at91_sys_write(AT91_SMC_PULSE(3),
91 AT91_SMC_NWEPULSE_(3) | AT91_SMC_NCS_WRPULSE_(3) |
92 AT91_SMC_NRDPULSE_(3) | AT91_SMC_NCS_RDPULSE_(3));
93 at91_sys_write(AT91_SMC_CYCLE(3),
94 AT91_SMC_NWECYCLE_(5) | AT91_SMC_NRDCYCLE_(5));
95 at91_sys_write(AT91_SMC_MODE(3),
96 AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
97 AT91_SMC_EXNWMODE_DISABLE |
98 #ifdef CONFIG_SYS_NAND_DBW_16
100 #else /* CONFIG_SYS_NAND_DBW_8 */
105 at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_PIOA |
106 1 << AT91SAM9263_ID_PIOCDE);
108 /* Configure RDY/BSY */
109 at91_set_gpio_input(AT91_PIN_PA22, 1);
111 /* Enable NandFlash */
112 at91_set_gpio_output(AT91_PIN_PD15, 1);
116 #ifdef CONFIG_HAS_DATAFLASH
117 static void at91sam9263ek_spi_hw_init(void)
119 at91_set_B_periph(AT91_PIN_PA5, 0); /* SPI0_NPCS0 */
121 at91_set_B_periph(AT91_PIN_PA0, 0); /* SPI0_MISO */
122 at91_set_B_periph(AT91_PIN_PA1, 0); /* SPI0_MOSI */
123 at91_set_B_periph(AT91_PIN_PA2, 0); /* SPI0_SPCK */
126 at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_SPI0);
131 static void at91sam9263ek_macb_hw_init(void)
134 at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_EMAC);
137 * Disable pull-up on:
138 * RXDV (PC25) => PHY normal mode (not Test mode)
139 * ERX0 (PE25) => PHY ADDR0
140 * ERX1 (PE26) => PHY ADDR1 => PHYADDR = 0x0
142 * PHY has internal pull-down
144 writel(pin_to_mask(AT91_PIN_PC25),
145 pin_to_controller(AT91_PIN_PC0) + PIO_PUDR);
146 writel(pin_to_mask(AT91_PIN_PE25) |
147 pin_to_mask(AT91_PIN_PE26),
148 pin_to_controller(AT91_PIN_PE0) + PIO_PUDR);
150 /* Need to reset PHY -> 500ms reset */
151 at91_sys_write(AT91_RSTC_MR, AT91_RSTC_KEY |
152 (AT91_RSTC_ERSTL & (0x0D << 8)) |
155 at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_EXTRST);
157 /* Wait for end hardware reset */
158 while (!(at91_sys_read(AT91_RSTC_SR) & AT91_RSTC_NRSTL));
160 /* Restore NRST value */
161 at91_sys_write(AT91_RSTC_MR, AT91_RSTC_KEY |
162 (AT91_RSTC_ERSTL & (0x0 << 8)) |
165 /* Re-enable pull-up */
166 writel(pin_to_mask(AT91_PIN_PC25),
167 pin_to_controller(AT91_PIN_PC0) + PIO_PUER);
168 writel(pin_to_mask(AT91_PIN_PE25) |
169 pin_to_mask(AT91_PIN_PE26),
170 pin_to_controller(AT91_PIN_PE0) + PIO_PUER);
172 at91_set_A_periph(AT91_PIN_PE21, 0); /* ETXCK_EREFCK */
173 at91_set_B_periph(AT91_PIN_PC25, 0); /* ERXDV */
174 at91_set_A_periph(AT91_PIN_PE25, 0); /* ERX0 */
175 at91_set_A_periph(AT91_PIN_PE26, 0); /* ERX1 */
176 at91_set_A_periph(AT91_PIN_PE27, 0); /* ERXER */
177 at91_set_A_periph(AT91_PIN_PE28, 0); /* ETXEN */
178 at91_set_A_periph(AT91_PIN_PE23, 0); /* ETX0 */
179 at91_set_A_periph(AT91_PIN_PE24, 0); /* ETX1 */
180 at91_set_A_periph(AT91_PIN_PE30, 0); /* EMDIO */
181 at91_set_A_periph(AT91_PIN_PE29, 0); /* EMDC */
184 at91_set_A_periph(AT91_PIN_PE22, 0); /* ECRS */
185 at91_set_B_periph(AT91_PIN_PC26, 0); /* ECOL */
186 at91_set_B_periph(AT91_PIN_PC22, 0); /* ERX2 */
187 at91_set_B_periph(AT91_PIN_PC23, 0); /* ERX3 */
188 at91_set_B_periph(AT91_PIN_PC27, 0); /* ERXCK */
189 at91_set_B_periph(AT91_PIN_PC20, 0); /* ETX2 */
190 at91_set_B_periph(AT91_PIN_PC21, 0); /* ETX3 */
191 at91_set_B_periph(AT91_PIN_PC24, 0); /* ETXER */
197 #ifdef CONFIG_USB_OHCI_NEW
198 static void at91sam9263ek_uhp_hw_init(void)
200 /* Enable VBus on UHP ports */
201 at91_set_gpio_output(AT91_PIN_PA21, 0);
202 at91_set_gpio_output(AT91_PIN_PA24, 0);
207 vidinfo_t panel_info = {
211 vl_sync: ATMEL_LCDC_INVLINE_INVERTED |
212 ATMEL_LCDC_INVFRAME_INVERTED,
221 mmio: AT91SAM9263_LCDC_BASE,
224 void lcd_enable(void)
226 at91_set_gpio_value(AT91_PIN_PA30, 1); /* power up */
229 void lcd_disable(void)
231 at91_set_gpio_value(AT91_PIN_PA30, 0); /* power down */
234 static void at91sam9263ek_lcd_hw_init(void)
236 at91_set_A_periph(AT91_PIN_PC1, 0); /* LCDHSYNC */
237 at91_set_A_periph(AT91_PIN_PC2, 0); /* LCDDOTCK */
238 at91_set_A_periph(AT91_PIN_PC3, 0); /* LCDDEN */
239 at91_set_B_periph(AT91_PIN_PB9, 0); /* LCDCC */
240 at91_set_A_periph(AT91_PIN_PC6, 0); /* LCDD2 */
241 at91_set_A_periph(AT91_PIN_PC7, 0); /* LCDD3 */
242 at91_set_A_periph(AT91_PIN_PC8, 0); /* LCDD4 */
243 at91_set_A_periph(AT91_PIN_PC9, 0); /* LCDD5 */
244 at91_set_A_periph(AT91_PIN_PC10, 0); /* LCDD6 */
245 at91_set_A_periph(AT91_PIN_PC11, 0); /* LCDD7 */
246 at91_set_A_periph(AT91_PIN_PC14, 0); /* LCDD10 */
247 at91_set_A_periph(AT91_PIN_PC15, 0); /* LCDD11 */
248 at91_set_A_periph(AT91_PIN_PC16, 0); /* LCDD12 */
249 at91_set_B_periph(AT91_PIN_PC12, 0); /* LCDD13 */
250 at91_set_A_periph(AT91_PIN_PC18, 0); /* LCDD14 */
251 at91_set_A_periph(AT91_PIN_PC19, 0); /* LCDD15 */
252 at91_set_A_periph(AT91_PIN_PC22, 0); /* LCDD18 */
253 at91_set_A_periph(AT91_PIN_PC23, 0); /* LCDD19 */
254 at91_set_A_periph(AT91_PIN_PC24, 0); /* LCDD20 */
255 at91_set_B_periph(AT91_PIN_PC17, 0); /* LCDD21 */
256 at91_set_A_periph(AT91_PIN_PC26, 0); /* LCDD22 */
257 at91_set_A_periph(AT91_PIN_PC27, 0); /* LCDD23 */
259 at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_LCDC);
261 gd->fb_base = AT91SAM9263_SRAM0_BASE;
264 #ifdef CONFIG_LCD_INFO
268 void lcd_show_board_info(void)
270 ulong dram_size, nand_size;
274 lcd_printf ("%s\n", U_BOOT_VERSION);
275 lcd_printf ("(C) 2008 ATMEL Corp\n");
276 lcd_printf ("at91support@atmel.com\n");
277 lcd_printf ("%s CPU at %s MHz\n",
279 strmhz(temp, AT91_MAIN_CLOCK));
282 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
283 dram_size += gd->bd->bi_dram[i].size;
285 for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
286 nand_size += nand_info[i].size;
287 lcd_printf (" %ld MB SDRAM, %ld MB NAND\n",
291 #endif /* CONFIG_LCD_INFO */
299 /* arch number of AT91SAM9263EK-Board */
300 gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9263EK;
301 /* adress of boot parameters */
302 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
304 at91sam9263ek_serial_hw_init();
305 #ifdef CONFIG_CMD_NAND
306 at91sam9263ek_nand_hw_init();
308 #ifdef CONFIG_HAS_DATAFLASH
309 at91sam9263ek_spi_hw_init();
312 at91sam9263ek_macb_hw_init();
314 #ifdef CONFIG_USB_OHCI_NEW
315 at91sam9263ek_uhp_hw_init();
318 at91sam9263ek_lcd_hw_init();
325 gd->bd->bi_dram[0].start = PHYS_SDRAM;
326 gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
330 #ifdef CONFIG_RESET_PHY_R
335 * Initialize ethernet HW addr prior to starting Linux,
343 int board_eth_init(bd_t *bis)
347 rc = macb_eth_initialize(0, (void *)AT91SAM9263_BASE_EMAC, 0x00);