1 // SPDX-License-Identifier: GPL-2.0+
4 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
5 * Marius Groeger <mgroeger@sysgo.de>
8 * David Mueller, ELSOFT AG, <d.mueller@elsoft.ch>
11 * Texas Instruments, <www.ti.com>
12 * Kshitij Gupta <Kshitij@ti.com>
16 * Philippe Robin, <philippe.robin@arm.com>
26 #include <asm/mach-types.h>
27 #include <asm/arch/systimer.h>
28 #include <asm/arch/sysctrl.h>
29 #include <asm/arch/wdt.h>
30 #include "../drivers/mmc/arm_pl180_mmci.h"
32 static struct systimer *systimer_base = (struct systimer *)V2M_TIMER01;
33 static struct sysctrl *sysctrl_base = (struct sysctrl *)SCTL_BASE;
35 static void flash__init(void);
36 static void vexpress_timer_init(void);
37 DECLARE_GLOBAL_DATA_PTR;
39 #if defined(CONFIG_SHOW_BOOT_PROGRESS)
40 void show_boot_progress(int progress)
42 printf("Boot reached stage %d\n", progress);
46 static inline void delay(ulong loops)
48 __asm__ volatile ("1:\n"
50 "bne 1b" : "=r" (loops) : "0" (loops));
55 gd->bd->bi_boot_params = LINUX_BOOT_PARAM_ADDR;
56 gd->bd->bi_arch_number = MACH_TYPE_VEXPRESS;
61 vexpress_timer_init();
66 int board_eth_init(bd_t *bis)
70 rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
75 int cpu_mmc_init(bd_t *bis)
79 #ifdef CONFIG_ARM_PL180_MMCI
80 struct pl180_mmc_host *host;
83 host = malloc(sizeof(struct pl180_mmc_host));
86 memset(host, 0, sizeof(*host));
88 strcpy(host->name, "MMC");
89 host->base = (struct sdi_registers *)CONFIG_ARM_PL180_MMCI_BASE;
90 host->pwr_init = INIT_PWR;
91 host->clkdiv_init = SDI_CLKCR_CLKDIV_INIT_V1 | SDI_CLKCR_CLKEN;
92 host->voltages = VOLTAGE_WINDOW_MMC;
94 host->clock_in = ARM_MCLK;
95 host->clock_min = ARM_MCLK / (2 * (SDI_CLKCR_CLKDIV_INIT_V1 + 1));
96 host->clock_max = CONFIG_ARM_PL180_MMCI_CLOCK_FREQ;
97 rc = arm_pl180_mmci_init(host, &mmc);
102 static void flash__init(void)
104 /* Setup the sytem control register to allow writing to flash */
105 writel(readl(&sysctrl_base->scflashctrl) | VEXPRESS_FLASHPROG_FLVPPEN,
106 &sysctrl_base->scflashctrl);
112 get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, PHYS_SDRAM_1_SIZE);
116 int dram_init_banksize(void)
118 gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
119 gd->bd->bi_dram[0].size =
120 get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
121 gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
122 gd->bd->bi_dram[1].size =
123 get_ram_size((long *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
130 * Setup a 32 bit timer, running at 1KHz
131 * Versatile Express Motherboard provides 1 MHz timer
133 static void vexpress_timer_init(void)
136 * Set clock frequency in system controller:
137 * VEXPRESS_REFCLK is 32KHz
138 * VEXPRESS_TIMCLK is 1MHz
140 writel(SP810_TIMER0_ENSEL | SP810_TIMER1_ENSEL |
141 SP810_TIMER2_ENSEL | SP810_TIMER3_ENSEL |
142 readl(&sysctrl_base->scctrl), &sysctrl_base->scctrl);
146 * Enabled, free running, no interrupt, 32-bit, wrapping
148 writel(SYSTIMER_RELOAD, &systimer_base->timer0load);
149 writel(SYSTIMER_RELOAD, &systimer_base->timer0value);
150 writel(SYSTIMER_EN | SYSTIMER_32BIT |
151 readl(&systimer_base->timer0control),
152 &systimer_base->timer0control);
155 int v2m_cfg_write(u32 devfn, u32 data)
157 /* Configuration interface broken? */
160 devfn |= SYS_CFG_START | SYS_CFG_WRITE;
162 val = readl(V2M_SYS_CFGSTAT);
163 writel(val & ~SYS_CFG_COMPLETE, V2M_SYS_CFGSTAT);
165 writel(data, V2M_SYS_CFGDATA);
166 writel(devfn, V2M_SYS_CFGCTRL);
169 val = readl(V2M_SYS_CFGSTAT);
172 return !!(val & SYS_CFG_ERR);
175 /* Use the ARM Watchdog System to cause reset */
176 void reset_cpu(ulong addr)
178 if (v2m_cfg_write(SYS_CFG_REBOOT | SYS_CFG_SITE_MB, 0))
179 printf("Unable to reboot\n");
182 void lowlevel_init(void)
186 ulong get_board_rev(void){
187 return readl((u32 *)SYS_ID);
190 #ifdef CONFIG_ARMV7_NONSEC
191 /* Setting the address at which secondary cores start from.
192 * Versatile Express uses one address for all cores, so ignore corenr
194 void smp_set_core_boot_addr(unsigned long addr, int corenr)
196 /* The SYSFLAGS register on VExpress needs to be cleared first
197 * by writing to the next address, since any writes to the address
198 * at offset 0 will only be ORed in
200 writel(~0, CONFIG_SYSFLAGS_ADDR + 4);
201 writel(addr, CONFIG_SYSFLAGS_ADDR);