3b4a9c15477b6163862b79673f954c51c57af63e
[oweals/u-boot.git] / board / amcc / makalu / makalu.c
1 /*
2  * (C) Copyright 2007
3  * Stefan Roese, DENX Software Engineering, sr@denx.de.
4  *
5  * See file CREDITS for list of people who contributed to this
6  * project.
7  *
8  * This program is free software; you can redistribute it and/or
9  * modify it under the terms of the GNU General Public License as
10  * published by the Free Software Foundation; either version 2 of
11  * the License, or (at your option) any later version.
12  *
13  * This program is distributed in the hope that it will be useful,
14  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16  * GNU General Public License for more details.
17  *
18  * You should have received a copy of the GNU General Public License
19  * along with this program; if not, write to the Free Software
20  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21  * MA 02111-1307 USA
22  */
23
24 #include <common.h>
25 #include <ppc4xx.h>
26 #include <ppc405.h>
27 #include <libfdt.h>
28 #include <asm/processor.h>
29 #include <asm-ppc/io.h>
30
31 #if defined(CONFIG_PCI)
32 #include <pci.h>
33 #include <asm/4xx_pcie.h>
34 #endif
35
36 DECLARE_GLOBAL_DATA_PTR;
37
38 extern flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips    */
39
40 /*
41  * Board early initialization function
42  */
43 int board_early_init_f (void)
44 {
45         /*--------------------------------------------------------------------+
46          | Interrupt controller setup for the AMCC 405EX(r) PINE evaluation board.
47          +--------------------------------------------------------------------+
48         +---------------------------------------------------------------------+
49         |Interrupt| Source                            | Pol.  | Sensi.| Crit. |
50         +---------+-----------------------------------+-------+-------+-------+
51         | IRQ 00  | UART0                             | High  | Level | Non   |
52         | IRQ 01  | UART1                             | High  | Level | Non   |
53         | IRQ 02  | IIC0                              | High  | Level | Non   |
54         | IRQ 03  | TBD                               | High  | Level | Non   |
55         | IRQ 04  | TBD                               | High  | Level | Non   |
56         | IRQ 05  | EBM                               | High  | Level | Non   |
57         | IRQ 06  | BGI                               | High  | Level | Non   |
58         | IRQ 07  | IIC1                              | Rising| Edge  | Non   |
59         | IRQ 08  | SPI                               | High  | Lvl/ed| Non   |
60         | IRQ 09  | External IRQ 0 - (PCI-Express)    | pgm H | Pgm   | Non   |
61         | IRQ 10  | MAL TX EOB                        | High  | Level | Non   |
62         | IRQ 11  | MAL RX EOB                        | High  | Level | Non   |
63         | IRQ 12  | DMA Channel 0 FIFO Full           | High  | Level | Non   |
64         | IRQ 13  | DMA Channel 0 Stat FIFO           | High  | Level | Non   |
65         | IRQ 14  | DMA Channel 1 FIFO Full           | High  | Level | Non   |
66         | IRQ 15  | DMA Channel 1 Stat FIFO           | High  | Level | Non   |
67         | IRQ 16  | PCIE0 AL                          | high  | Level | Non   |
68         | IRQ 17  | PCIE0 VPD access                  | rising| Edge  | Non   |
69         | IRQ 18  | PCIE0 hot reset request           | rising| Edge  | Non   |
70         | IRQ 19  | PCIE0 hot reset request           | faling| Edge  | Non   |
71         | IRQ 20  | PCIE0 TCR                         | High  | Level | Non   |
72         | IRQ 21  | PCIE0 MSI level0                  | High  | Level | Non   |
73         | IRQ 22  | PCIE0 MSI level1                  | High  | Level | Non   |
74         | IRQ 23  | Security EIP-94                   | High  | Level | Non   |
75         | IRQ 24  | EMAC0 interrupt                   | High  | Level | Non   |
76         | IRQ 25  | EMAC1 interrupt                   | High  | Level | Non   |
77         | IRQ 26  | PCIE0 MSI level2                  | High  | Level | Non   |
78         | IRQ 27  | External IRQ 4                    | pgm H | Pgm   | Non   |
79         | IRQ 28  | UIC2 Non-critical Int.            | High  | Level | Non   |
80         | IRQ 29  | UIC2 Critical Interrupt           | High  | Level | Crit. |
81         | IRQ 30  | UIC1 Non-critical Int.            | High  | Level | Non   |
82         | IRQ 31  | UIC1 Critical Interrupt           | High  | Level | Crit. |
83         |----------------------------------------------------------------------
84         | IRQ 32  | MAL Serr                          | High  | Level | Non   |
85         | IRQ 33  | MAL Txde                          | High  | Level | Non   |
86         | IRQ 34  | MAL Rxde                          | High  | Level | Non   |
87         | IRQ 35  | PCIE0 bus master VC0              |falling| Edge  | Non   |
88         | IRQ 36  | PCIE0 DCR Error                   | High  | Level | Non   |
89         | IRQ 37  | EBC                               | High  |Lvl Edg| Non   |
90         | IRQ 38  | NDFC                              | High  | Level | Non   |
91         | IRQ 39  | GPT Compare Timer 8               | Risin | Edge  | Non   |
92         | IRQ 40  | GPT Compare Timer 9               | Risin | Edge  | Non   |
93         | IRQ 41  | PCIE1 AL                          | high  | Level | Non   |
94         | IRQ 42  | PCIE1 VPD access                  | rising| edge  | Non   |
95         | IRQ 43  | PCIE1 hot reset request           | rising| Edge  | Non   |
96         | IRQ 44  | PCIE1 hot reset request           | faling| Edge  | Non   |
97         | IRQ 45  | PCIE1 TCR                         | High  | Level | Non   |
98         | IRQ 46  | PCIE1 bus master VC0              |falling| Edge  | Non   |
99         | IRQ 47  | GPT Compare Timer 3               | Risin | Edge  | Non   |
100         | IRQ 48  | GPT Compare Timer 4               | Risin | Edge  | Non   |
101         | IRQ 49  | Ext. IRQ 7                        |pgm/Fal|pgm/Lvl| Non   |
102         | IRQ 50  | Ext. IRQ 8 -                      |pgm (H)|pgm/Lvl| Non   |
103         | IRQ 51  | Ext. IRQ 9                        |pgm (H)|pgm/Lvl| Non   |
104         | IRQ 52  | GPT Compare Timer 5               | high  | Edge  | Non   |
105         | IRQ 53  | GPT Compare Timer 6               | high  | Edge  | Non   |
106         | IRQ 54  | GPT Compare Timer 7               | high  | Edge  | Non   |
107         | IRQ 55  | Serial ROM                        | High  | Level | Non   |
108         | IRQ 56  | GPT Decrement Pulse               | High  | Level | Non   |
109         | IRQ 57  | Ext. IRQ 2                        |pgm/Fal|pgm/Lvl| Non   |
110         | IRQ 58  | Ext. IRQ 5                        |pgm/Fal|pgm/Lvl| Non   |
111         | IRQ 59  | Ext. IRQ 6                        |pgm/Fal|pgm/Lvl| Non   |
112         | IRQ 60  | EMAC0 Wake-up                     | High  | Level | Non   |
113         | IRQ 61  | Ext. IRQ 1                        |pgm/Fal|pgm/Lvl| Non   |
114         | IRQ 62  | EMAC1 Wake-up                     | High  | Level | Non   |
115         |----------------------------------------------------------------------
116         | IRQ 64  | PE0 AL                            | High  | Level | Non   |
117         | IRQ 65  | PE0 VPD Access                    | Risin | Edge  | Non   |
118         | IRQ 66  | PE0 Hot Reset Request             | Risin | Edge  | Non   |
119         | IRQ 67  | PE0 Hot Reset Request             | Falli | Edge  | Non   |
120         | IRQ 68  | PE0 TCR                           | High  | Level | Non   |
121         | IRQ 69  | PE0 BusMaster VCO                 | Falli | Edge  | Non   |
122         | IRQ 70  | PE0 DCR Error                     | High  | Level | Non   |
123         | IRQ 71  | Reserved                          | N/A   | N/A   | Non   |
124         | IRQ 72  | PE1 AL                            | High  | Level | Non   |
125         | IRQ 73  | PE1 VPD Access                    | Risin | Edge  | Non   |
126         | IRQ 74  | PE1 Hot Reset Request             | Risin | Edge  | Non   |
127         | IRQ 75  | PE1 Hot Reset Request             | Falli | Edge  | Non   |
128         | IRQ 76  | PE1 TCR                           | High  | Level | Non   |
129         | IRQ 77  | PE1 BusMaster VCO                 | Falli | Edge  | Non   |
130         | IRQ 78  | PE1 DCR Error                     | High  | Level | Non   |
131         | IRQ 79  | Reserved                          | N/A   | N/A   | Non   |
132         | IRQ 80  | PE2 AL                            | High  | Level | Non   |
133         | IRQ 81  | PE2 VPD Access                    | Risin | Edge  | Non   |
134         | IRQ 82  | PE2 Hot Reset Request             | Risin | Edge  | Non   |
135         | IRQ 83  | PE2 Hot Reset Request             | Falli | Edge  | Non   |
136         | IRQ 84  | PE2 TCR                           | High  | Level | Non   |
137         | IRQ 85  | PE2 BusMaster VCO                 | Falli | Edge  | Non   |
138         | IRQ 86  | PE2 DCR Error                     | High  | Level | Non   |
139         | IRQ 87  | Reserved                          | N/A   | N/A   | Non   |
140         | IRQ 88  | External IRQ(5)                   | Progr | Progr | Non   |
141         | IRQ 89  | External IRQ 4 - Ethernet         | Progr | Progr | Non   |
142         | IRQ 90  | External IRQ 3 - PCI-X            | Progr | Progr | Non   |
143         | IRQ 91  | External IRQ 2 - PCI-X            | Progr | Progr | Non   |
144         | IRQ 92  | External IRQ 1 - PCI-X            | Progr | Progr | Non   |
145         | IRQ 93  | External IRQ 0 - PCI-X            | Progr | Progr | Non   |
146         | IRQ 94  | Reserved                          | N/A   | N/A   | Non   |
147         | IRQ 95  | Reserved                          | N/A   | N/A   | Non   |
148         |---------------------------------------------------------------------
149         +---------+-----------------------------------+-------+-------+------*/
150         /*--------------------------------------------------------------------+
151          | Initialise UIC registers.  Clear all interrupts.  Disable all
152          | interrupts.
153          | Set critical interrupt values.  Set interrupt polarities.  Set
154          | interrupt trigger levels.  Make bit 0 High  priority.  Clear all
155          | interrupts again.
156          +-------------------------------------------------------------------*/
157
158         mtdcr (uic2sr, 0xffffffff);     /* Clear all interrupts */
159         mtdcr (uic2er, 0x00000000);     /* disable all interrupts */
160         mtdcr (uic2cr, 0x00000000);     /* Set Critical / Non Critical interrupts */
161         mtdcr (uic2pr, 0xf7ffffff);     /* Set Interrupt Polarities */
162         mtdcr (uic2tr, 0x01e1fff8);     /* Set Interrupt Trigger Levels */
163         mtdcr (uic2vr, 0x00000001);     /* Set Vect base=0,INT31 Highest priority */
164         mtdcr (uic2sr, 0x00000000);     /* clear all interrupts */
165         mtdcr (uic2sr, 0xffffffff);     /* clear all interrupts */
166
167         mtdcr (uic1sr, 0xffffffff);     /* Clear all interrupts */
168         mtdcr (uic1er, 0x00000000);     /* disable all interrupts */
169         mtdcr (uic1cr, 0x00000000);     /* Set Critical / Non Critical interrupts */
170         mtdcr (uic1pr, 0xfffac785);     /* Set Interrupt Polarities */
171         mtdcr (uic1tr, 0x001d0040);     /* Set Interrupt Trigger Levels */
172         mtdcr (uic1vr, 0x00000001);     /* Set Vect base=0,INT31 Highest priority */
173         mtdcr (uic1sr, 0x00000000);     /* clear all interrupts */
174         mtdcr (uic1sr, 0xffffffff);     /* clear all interrupts */
175
176         mtdcr (uic0sr, 0xffffffff);     /* Clear all interrupts */
177         mtdcr (uic0er, 0x0000000a);     /* Disable all interrupts */
178                                         /* Except cascade UIC0 and UIC1 */
179         mtdcr (uic0cr, 0x00000000);     /* Set Critical / Non Critical interrupts */
180         mtdcr (uic0pr, 0xffbfefef);     /* Set Interrupt Polarities */
181         mtdcr (uic0tr, 0x00007000);     /* Set Interrupt Trigger Levels */
182         mtdcr (uic0vr, 0x00000001);     /* Set Vect base=0,INT31 Highest priority */
183         mtdcr (uic0sr, 0x00000000);     /* clear all interrupts */
184         mtdcr (uic0sr, 0xffffffff);     /* clear all interrupts */
185
186         /*
187          * Note: Some cores are still in reset when the chip starts, so
188          * take them out of reset
189          */
190         mtsdr(SDR0_SRST, 0);
191
192         return 0;
193 }
194
195 int misc_init_r(void)
196 {
197 #ifdef CFG_ENV_IS_IN_FLASH
198         /* Monitor protection ON by default */
199         flash_protect(FLAG_PROTECT_SET,
200                       -CFG_MONITOR_LEN,
201                       0xffffffff,
202                       &flash_info[0]);
203 #endif
204
205         return 0;
206 }
207
208 int checkboard (void)
209 {
210         char *s = getenv("serial#");
211
212         printf("Board: Makalu - AMCC PPC405EX Evaluation Board");
213
214         if (s != NULL) {
215                 puts(", serial# ");
216                 puts(s);
217         }
218         putc('\n');
219
220         return (0);
221 }
222
223 /*************************************************************************
224  *  pci_pre_init
225  *
226  *  This routine is called just prior to registering the hose and gives
227  *  the board the opportunity to check things. Returning a value of zero
228  *  indicates that things are bad & PCI initialization should be aborted.
229  *
230  *      Different boards may wish to customize the pci controller structure
231  *      (add regions, override default access routines, etc) or perform
232  *      certain pre-initialization actions.
233  *
234  ************************************************************************/
235 #if defined(CONFIG_PCI)
236 int pci_pre_init(struct pci_controller * hose )
237 {
238         return 0;
239 }
240 #endif  /* defined(CONFIG_PCI) */
241
242 /*************************************************************************
243  *  pci_target_init
244  *
245  *      The bootstrap configuration provides default settings for the pci
246  *      inbound map (PIM). But the bootstrap config choices are limited and
247  *      may not be sufficient for a given board.
248  *
249  ************************************************************************/
250 #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
251 void pci_target_init(struct pci_controller * hose )
252 {
253         /*-------------------------------------------------------------------+
254          * Disable everything
255          *-------------------------------------------------------------------*/
256         out32r( PCIX0_PIM0SA, 0 ); /* disable */
257         out32r( PCIX0_PIM1SA, 0 ); /* disable */
258         out32r( PCIX0_PIM2SA, 0 ); /* disable */
259         out32r( PCIX0_EROMBA, 0 ); /* disable expansion rom */
260
261         /*-------------------------------------------------------------------+
262          * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440
263          * strapping options to not support sizes such as 128/256 MB.
264          *-------------------------------------------------------------------*/
265         out32r( PCIX0_PIM0LAL, CFG_SDRAM_BASE );
266         out32r( PCIX0_PIM0LAH, 0 );
267         out32r( PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1 );
268
269         out32r( PCIX0_BAR0, 0 );
270
271         /*-------------------------------------------------------------------+
272          * Program the board's subsystem id/vendor id
273          *-------------------------------------------------------------------*/
274         out16r( PCIX0_SBSYSVID, CFG_PCI_SUBSYS_VENDORID );
275         out16r( PCIX0_SBSYSID, CFG_PCI_SUBSYS_DEVICEID );
276
277         out16r( PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY );
278 }
279 #endif  /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
280
281 #ifdef CONFIG_PCI
282 static struct pci_controller pcie_hose[2] = {{0},{0}};
283
284 void pcie_setup_hoses(int busno)
285 {
286         struct pci_controller *hose;
287         int i, bus;
288         int ret = 0;
289         bus = busno;
290         char *env;
291         unsigned int delay;
292
293         for (i = 0; i < 2; i++) {
294
295                 if (is_end_point(i)) {
296                         printf("PCIE%d: will be configured as endpoint\n", i);
297                         ret = ppc4xx_init_pcie_endport(i);
298                 } else {
299                         printf("PCIE%d: will be configured as root-complex\n", i);
300                         ret = ppc4xx_init_pcie_rootport(i);
301                 }
302                 if (ret) {
303                         printf("PCIE%d: initialization failed\n", i);
304                         continue;
305                 }
306
307                 hose = &pcie_hose[i];
308                 hose->first_busno = bus;
309                 hose->last_busno = bus;
310                 hose->current_busno = bus;
311
312                 /* setup mem resource */
313                 pci_set_region(hose->regions + 0,
314                                CFG_PCIE_MEMBASE + i * CFG_PCIE_MEMSIZE,
315                                CFG_PCIE_MEMBASE + i * CFG_PCIE_MEMSIZE,
316                                CFG_PCIE_MEMSIZE,
317                                PCI_REGION_MEM);
318                 hose->region_count = 1;
319                 pci_register_hose(hose);
320
321                 if (is_end_point(i)) {
322                         ppc4xx_setup_pcie_endpoint(hose, i);
323                         /*
324                          * Reson for no scanning is endpoint can not generate
325                          * upstream configuration accesses.
326                          */
327                 } else {
328                         ppc4xx_setup_pcie_rootpoint(hose, i);
329                         env = getenv ("pciscandelay");
330                         if (env != NULL) {
331                                 delay = simple_strtoul(env, NULL, 10);
332                                 if (delay > 5)
333                                         printf("Warning, expect noticable delay before "
334                                                "PCIe scan due to 'pciscandelay' value!\n");
335                                 mdelay(delay * 1000);
336                         }
337
338                         /*
339                          * Config access can only go down stream
340                          */
341                         hose->last_busno = pci_hose_scan(hose);
342                         bus = hose->last_busno + 1;
343                 }
344         }
345 }
346 #endif
347
348 #if defined(CONFIG_POST)
349 /*
350  * Returns 1 if keys pressed to start the power-on long-running tests
351  * Called from board_init_f().
352  */
353 int post_hotkeys_pressed(void)
354 {
355         return 0;       /* No hotkeys supported */
356 }
357 #endif /* CONFIG_POST */
358
359 #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
360 void ft_board_setup(void *blob, bd_t *bd)
361 {
362         u32 val[4];
363         int rc;
364
365         ft_cpu_setup(blob, bd);
366
367         /* Fixup NOR mapping */
368         val[0] = 0;                             /* chip select number */
369         val[1] = 0;                             /* always 0 */
370         val[2] = gd->bd->bi_flashstart;
371         val[3] = gd->bd->bi_flashsize;
372         rc = fdt_find_and_setprop(blob, "/plb/opb/ebc", "ranges",
373                                   val, sizeof(val), 1);
374         if (rc)
375                 printf("Unable to update property NOR mapping, err=%s\n",
376                        fdt_strerror(rc));
377 }
378 #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */