590e92b5a039c1c60fb139e48fcd9ad6fa455245
[oweals/u-boot.git] / board / BuR / brppt2 / board.c
1 // SPDX-License-Identifier: GPL-2.0+
2 /*
3  * Board functions for BuR BRPPT2 board
4  *
5  * Copyright (C) 2019
6  * B&R Industrial Automation GmbH - http://www.br-automation.com/
7  *
8  */
9 #include <common.h>
10 #include <cpu_func.h>
11 #include <spl.h>
12 #include <dm.h>
13 #include <miiphy.h>
14 #include <asm/arch/crm_regs.h>
15 #include <asm/arch/sys_proto.h>
16 #include <asm/arch/iomux.h>
17 #include <asm/arch/mx6-pins.h>
18 #ifdef CONFIG_SPL_BUILD
19 # include <asm/arch/mx6-ddr.h>
20 #endif
21 #include <asm/arch/clock.h>
22 #include <asm/io.h>
23 #include <asm/gpio.h>
24
25 #define USBHUB_RSTN     IMX_GPIO_NR(1, 16)
26 #define BKLT_EN         IMX_GPIO_NR(1, 15)
27 #define CAPT_INT        IMX_GPIO_NR(4, 9)
28 #define CAPT_RESETN     IMX_GPIO_NR(4, 11)
29 #define SW_INTN         IMX_GPIO_NR(3, 26)
30 #define VCCDISP_EN      IMX_GPIO_NR(5, 18)
31 #define EMMC_RSTN       IMX_GPIO_NR(6, 8)
32 #define PMIC_IRQN       IMX_GPIO_NR(5, 22)
33 #define TASTER          IMX_GPIO_NR(5, 23)
34
35 #define ETH0_LINK       IMX_GPIO_NR(1, 27)
36 #define ETH1_LINK       IMX_GPIO_NR(1, 28)
37
38 #define UART_PAD_CTRL           (PAD_CTL_PUS_47K_UP |                   \
39                                 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_48ohm | \
40                                 PAD_CTL_SRE_SLOW  | PAD_CTL_HYS)
41
42 #define I2C_PAD_CTRL            (PAD_CTL_PUS_47K_UP |                   \
43                                 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_48ohm | \
44                                 PAD_CTL_SRE_SLOW  | PAD_CTL_HYS)
45
46 #define ECSPI_PAD_CTRL          (PAD_CTL_PUS_100K_DOWN |                \
47                                 PAD_CTL_SPEED_MED | PAD_CTL_DSE_48ohm | \
48                                 PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
49 #define USDHC_PAD_CTRL          (PAD_CTL_PUS_47K_UP |                   \
50                                 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_48ohm | \
51                                 PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
52
53 #define ENET_PAD_CTRL           (PAD_CTL_PUS_100K_UP |                  \
54                                 PAD_CTL_SPEED_MED | PAD_CTL_DSE_60ohm | \
55                                 PAD_CTL_SRE_SLOW  | PAD_CTL_HYS)
56
57 #define ENET_PAD_CTRL1          (PAD_CTL_PUS_100K_UP |                  \
58                                 PAD_CTL_SPEED_MED | PAD_CTL_DSE_34ohm | \
59                                 PAD_CTL_SRE_SLOW  | PAD_CTL_HYS)
60
61 #define ENET_PAD_CTRL_PU        (PAD_CTL_PUS_100K_UP |          \
62                                 PAD_CTL_SPEED_MED | PAD_CTL_DSE_80ohm | \
63                                 PAD_CTL_SRE_SLOW  | PAD_CTL_HYS)
64
65 #define ENET_PAD_CTRL_CLK       ((PAD_CTL_PUS_100K_UP & ~PAD_CTL_PKE) | \
66                                 PAD_CTL_SPEED_MED | PAD_CTL_DSE_60ohm | \
67                                 PAD_CTL_SRE_FAST)
68
69 #define GPIO_PAD_CTRL_PU        (PAD_CTL_PUS_100K_UP |                  \
70                                 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_48ohm | \
71                                 PAD_CTL_SRE_SLOW  | PAD_CTL_HYS)
72
73 #define GPIO_PAD_CTRL_PD        (PAD_CTL_PUS_100K_DOWN |                \
74                                 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_48ohm | \
75                                 PAD_CTL_SRE_SLOW  | PAD_CTL_HYS)
76
77 #define LCDCMOS_PAD_CTRL        (PAD_CTL_PUS_100K_DOWN |                \
78                                 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_120ohm |\
79                                 PAD_CTL_SRE_SLOW  | PAD_CTL_HYS)
80
81 #define MUXDESC(pad, ctrl)      IOMUX_PADS(pad | MUX_PAD_CTRL(ctrl))
82
83 #if !defined(CONFIG_SPL_BUILD)
84 static iomux_v3_cfg_t const eth_pads[] = {
85         /*
86          * Gigabit Ethernet
87          */
88         /* CLKs */
89         MUXDESC(PAD_GPIO_16__ENET_REF_CLK,      ENET_PAD_CTRL_CLK),
90         MUXDESC(PAD_ENET_REF_CLK__ENET_TX_CLK,  ENET_PAD_CTRL_CLK),
91         /* MDIO */
92         MUXDESC(PAD_ENET_MDIO__ENET_MDIO,       ENET_PAD_CTRL_PU),
93         MUXDESC(PAD_ENET_MDC__ENET_MDC,         ENET_PAD_CTRL_PU),
94         /* RGMII */
95         MUXDESC(PAD_RGMII_TXC__RGMII_TXC,       ENET_PAD_CTRL1),
96         MUXDESC(PAD_RGMII_TD0__RGMII_TD0,       ENET_PAD_CTRL),
97         MUXDESC(PAD_RGMII_TD1__RGMII_TD1,       ENET_PAD_CTRL),
98         MUXDESC(PAD_RGMII_TD2__RGMII_TD2,       ENET_PAD_CTRL),
99         MUXDESC(PAD_RGMII_TD3__RGMII_TD3,       ENET_PAD_CTRL),
100         MUXDESC(PAD_RGMII_TX_CTL__RGMII_TX_CTL, ENET_PAD_CTRL),
101         MUXDESC(PAD_RGMII_RXC__RGMII_RXC,       ENET_PAD_CTRL_PU),
102         MUXDESC(PAD_RGMII_RD0__RGMII_RD0,       ENET_PAD_CTRL_PU),
103         MUXDESC(PAD_RGMII_RD1__RGMII_RD1,       ENET_PAD_CTRL_PU),
104         MUXDESC(PAD_RGMII_RD2__RGMII_RD2,       ENET_PAD_CTRL_PU),
105         MUXDESC(PAD_RGMII_RD3__RGMII_RD3,       ENET_PAD_CTRL_PU),
106         MUXDESC(PAD_RGMII_RX_CTL__RGMII_RX_CTL, ENET_PAD_CTRL_PU),
107         /* ETH0_LINK */
108         MUXDESC(PAD_ENET_RXD0__GPIO1_IO27,      GPIO_PAD_CTRL_PD),
109         /* ETH1_LINK */
110         MUXDESC(PAD_ENET_TX_EN__GPIO1_IO28,     GPIO_PAD_CTRL_PD),
111 };
112
113 static iomux_v3_cfg_t const board_pads[] = {
114         /*
115          * I2C #3, #4
116          */
117         MUXDESC(PAD_GPIO_3__I2C3_SCL,           I2C_PAD_CTRL),
118         MUXDESC(PAD_GPIO_6__I2C3_SDA,           I2C_PAD_CTRL),
119
120         /*
121          * UART#4 PADS
122          * UART_Tasten
123          */
124         MUXDESC(PAD_CSI0_DAT12__UART4_TX_DATA,  UART_PAD_CTRL),
125         MUXDESC(PAD_CSI0_DAT13__UART4_RX_DATA,  UART_PAD_CTRL),
126         MUXDESC(PAD_CSI0_DAT17__UART4_CTS_B,    UART_PAD_CTRL),
127         MUXDESC(PAD_CSI0_DAT16__UART4_RTS_B,    UART_PAD_CTRL),
128         /*
129          * ESCPI#1
130          * M25P32 NOR-Flash
131          */
132         MUXDESC(PAD_EIM_D16__ECSPI1_SCLK,       ECSPI_PAD_CTRL),
133         MUXDESC(PAD_EIM_D17__ECSPI1_MISO,       ECSPI_PAD_CTRL),
134         MUXDESC(PAD_EIM_D18__ECSPI1_MOSI,       ECSPI_PAD_CTRL),
135         MUXDESC(PAD_EIM_D19__GPIO3_IO19,        ECSPI_PAD_CTRL),
136         /*
137          * ESCPI#2
138          * resTouch SPI ADC
139          */
140         MUXDESC(PAD_CSI0_DAT8__ECSPI2_SCLK,     ECSPI_PAD_CTRL),
141         MUXDESC(PAD_EIM_OE__ECSPI2_MISO,        ECSPI_PAD_CTRL),
142         MUXDESC(PAD_CSI0_DAT9__ECSPI2_MOSI,     ECSPI_PAD_CTRL),
143         MUXDESC(PAD_EIM_D24__GPIO3_IO24,        ECSPI_PAD_CTRL),
144         /*
145          * USDHC#4
146          */
147         MUXDESC(PAD_SD4_CLK__SD4_CLK,           USDHC_PAD_CTRL),
148         MUXDESC(PAD_SD4_CMD__SD4_CMD,           USDHC_PAD_CTRL),
149         MUXDESC(PAD_SD4_DAT0__SD4_DATA0,        USDHC_PAD_CTRL),
150         MUXDESC(PAD_SD4_DAT1__SD4_DATA1,        USDHC_PAD_CTRL),
151         MUXDESC(PAD_SD4_DAT2__SD4_DATA2,        USDHC_PAD_CTRL),
152         MUXDESC(PAD_SD4_DAT3__SD4_DATA3,        USDHC_PAD_CTRL),
153         MUXDESC(PAD_SD4_DAT4__SD4_DATA4,        USDHC_PAD_CTRL),
154         MUXDESC(PAD_SD4_DAT5__SD4_DATA5,        USDHC_PAD_CTRL),
155         MUXDESC(PAD_SD4_DAT6__SD4_DATA6,        USDHC_PAD_CTRL),
156         MUXDESC(PAD_SD4_DAT7__SD4_DATA7,        USDHC_PAD_CTRL),
157         /*
158          * USB OTG power & ID
159          */
160         /* USB_OTG_5V_EN */
161         MUXDESC(PAD_EIM_D22__GPIO3_IO22,        GPIO_PAD_CTRL_PD),
162         MUXDESC(PAD_EIM_D31__GPIO3_IO31,        GPIO_PAD_CTRL_PD),
163         /* USB_OTG_JUMPER */
164         MUXDESC(PAD_ENET_RX_ER__USB_OTG_ID,     GPIO_PAD_CTRL_PD),
165         /*
166          * PWM-Pins
167          */
168         /* BKLT_CTL */
169         MUXDESC(PAD_SD1_CMD__PWM4_OUT,          GPIO_PAD_CTRL_PD),
170         /* SPEAKER */
171         MUXDESC(PAD_SD1_DAT1__PWM3_OUT,         GPIO_PAD_CTRL_PD),
172         /*
173          * GPIOs
174          */
175         /* USB_HUB_nRESET */
176         MUXDESC(PAD_SD1_DAT0__GPIO1_IO16,       GPIO_PAD_CTRL_PD),
177         /* BKLT_EN */
178         MUXDESC(PAD_SD2_DAT0__GPIO1_IO15,       GPIO_PAD_CTRL_PD),
179         /* capTouch_INT */
180         MUXDESC(PAD_KEY_ROW1__GPIO4_IO09,       GPIO_PAD_CTRL_PD),
181         /* capTouch_nRESET */
182         MUXDESC(PAD_KEY_ROW2__GPIO4_IO11,       GPIO_PAD_CTRL_PD),
183         /* SW_nINT */
184         MUXDESC(PAD_EIM_D26__GPIO3_IO26,        GPIO_PAD_CTRL_PU),
185         /* VCC_DISP_EN */
186         MUXDESC(PAD_CSI0_PIXCLK__GPIO5_IO18,    GPIO_PAD_CTRL_PD),
187         /* eMMC_nRESET */
188         MUXDESC(PAD_NANDF_ALE__GPIO6_IO08,      GPIO_PAD_CTRL_PD),
189         /* HWID*/
190         MUXDESC(PAD_NANDF_D0__GPIO2_IO00,       GPIO_PAD_CTRL_PU),
191         MUXDESC(PAD_NANDF_D1__GPIO2_IO01,       GPIO_PAD_CTRL_PU),
192         MUXDESC(PAD_NANDF_D2__GPIO2_IO02,       GPIO_PAD_CTRL_PU),
193         MUXDESC(PAD_NANDF_D3__GPIO2_IO03,       GPIO_PAD_CTRL_PU),
194         /* PMIC_nIRQ */
195         MUXDESC(PAD_CSI0_DAT4__GPIO5_IO22,      GPIO_PAD_CTRL_PU),
196         /* nTASTER */
197         MUXDESC(PAD_CSI0_DAT5__GPIO5_IO23,      GPIO_PAD_CTRL_PU),
198         /* RGB LCD Display */
199         MUXDESC(PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK,    LCDCMOS_PAD_CTRL),
200         MUXDESC(PAD_DI0_PIN2__IPU1_DI0_PIN02,           LCDCMOS_PAD_CTRL),
201         MUXDESC(PAD_DI0_PIN3__IPU1_DI0_PIN03,           LCDCMOS_PAD_CTRL),
202         MUXDESC(PAD_DI0_PIN4__IPU1_DI0_PIN04,           LCDCMOS_PAD_CTRL),
203         MUXDESC(PAD_DI0_PIN15__IPU1_DI0_PIN15,          LCDCMOS_PAD_CTRL),
204         MUXDESC(PAD_DISP0_DAT0__IPU1_DISP0_DATA00,      LCDCMOS_PAD_CTRL),
205         MUXDESC(PAD_DISP0_DAT1__IPU1_DISP0_DATA01,      LCDCMOS_PAD_CTRL),
206         MUXDESC(PAD_DISP0_DAT2__IPU1_DISP0_DATA02,      LCDCMOS_PAD_CTRL),
207         MUXDESC(PAD_DISP0_DAT3__IPU1_DISP0_DATA03,      LCDCMOS_PAD_CTRL),
208         MUXDESC(PAD_DISP0_DAT4__IPU1_DISP0_DATA04,      LCDCMOS_PAD_CTRL),
209         MUXDESC(PAD_DISP0_DAT5__IPU1_DISP0_DATA05,      LCDCMOS_PAD_CTRL),
210         MUXDESC(PAD_DISP0_DAT6__IPU1_DISP0_DATA06,      LCDCMOS_PAD_CTRL),
211         MUXDESC(PAD_DISP0_DAT7__IPU1_DISP0_DATA07,      LCDCMOS_PAD_CTRL),
212         MUXDESC(PAD_DISP0_DAT8__IPU1_DISP0_DATA08,      LCDCMOS_PAD_CTRL),
213         MUXDESC(PAD_DISP0_DAT9__IPU1_DISP0_DATA09,      LCDCMOS_PAD_CTRL),
214         MUXDESC(PAD_DISP0_DAT10__IPU1_DISP0_DATA10,     LCDCMOS_PAD_CTRL),
215         MUXDESC(PAD_DISP0_DAT11__IPU1_DISP0_DATA11,     LCDCMOS_PAD_CTRL),
216         MUXDESC(PAD_DISP0_DAT12__IPU1_DISP0_DATA12,     LCDCMOS_PAD_CTRL),
217         MUXDESC(PAD_DISP0_DAT13__IPU1_DISP0_DATA13,     LCDCMOS_PAD_CTRL),
218         MUXDESC(PAD_DISP0_DAT14__IPU1_DISP0_DATA14,     LCDCMOS_PAD_CTRL),
219         MUXDESC(PAD_DISP0_DAT15__IPU1_DISP0_DATA15,     LCDCMOS_PAD_CTRL),
220         MUXDESC(PAD_DISP0_DAT16__IPU1_DISP0_DATA16,     LCDCMOS_PAD_CTRL),
221         MUXDESC(PAD_DISP0_DAT17__IPU1_DISP0_DATA17,     LCDCMOS_PAD_CTRL),
222         MUXDESC(PAD_DISP0_DAT18__IPU1_DISP0_DATA18,     LCDCMOS_PAD_CTRL),
223         MUXDESC(PAD_DISP0_DAT19__IPU1_DISP0_DATA19,     LCDCMOS_PAD_CTRL),
224         MUXDESC(PAD_DISP0_DAT20__IPU1_DISP0_DATA20,     LCDCMOS_PAD_CTRL),
225         MUXDESC(PAD_DISP0_DAT21__IPU1_DISP0_DATA21,     LCDCMOS_PAD_CTRL),
226         MUXDESC(PAD_DISP0_DAT22__IPU1_DISP0_DATA22,     LCDCMOS_PAD_CTRL),
227         MUXDESC(PAD_DISP0_DAT23__IPU1_DISP0_DATA23,     LCDCMOS_PAD_CTRL),
228 };
229
230 int board_ehci_hcd_init(int port)
231 {
232         gpio_direction_output(USBHUB_RSTN, 1);
233
234         return 0;
235 }
236
237 int board_late_init(void)
238 {
239         ulong b_mode = 4;
240
241         if (gpio_get_value(TASTER) == 0)
242                 b_mode = 12;
243
244         env_set_ulong("b_mode", b_mode);
245
246         return 0;
247 }
248
249 int board_init(void)
250 {
251         gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
252
253         if (gpio_request(BKLT_EN, "BKLT_EN"))
254                 printf("Warning: BKLT_EN setup failed\n");
255         gpio_direction_output(BKLT_EN, 0);
256
257         if (gpio_request(USBHUB_RSTN, "USBHUB_nRST"))
258                 printf("Warning: USBHUB_nRST setup failed\n");
259         gpio_direction_output(USBHUB_RSTN, 0);
260
261         if (gpio_request(TASTER, "TASTER"))
262                 printf("Warning: TASTER setup failed\n");
263         gpio_direction_input(TASTER);
264
265         return 0;
266 }
267
268 int board_early_init_f(void)
269 {
270         struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
271
272         SETUP_IOMUX_PADS(board_pads);
273         SETUP_IOMUX_PADS(eth_pads);
274
275         /* set GPIO_16 as ENET_REF_CLK_OUT running at 25 MHz */
276         setbits_le32(&iomux->gpr[1], IOMUXC_GPR1_ENET_CLK_SEL_MASK);
277         enable_fec_anatop_clock(0, ENET_25MHZ);
278         enable_enet_clk(1);
279
280         return 0;
281 }
282
283 int dram_init(void)
284 {
285         gd->ram_size = imx_ddr_size();
286
287         return 0;
288 }
289 #else
290 /* configure MX6SOLO/DUALLITE mmdc DDR io registers */
291 static struct mx6sdl_iomux_ddr_regs ddr_iomux_s = {
292         /* SDCLK[0:1], CAS, RAS, Reset: Differential input, 40ohm */
293         .dram_sdclk_0           = 0x00020030,
294         .dram_sdclk_1           = 0x00020030,
295         .dram_cas               = 0x00020030,
296         .dram_ras               = 0x00020030,
297         .dram_reset             = 0x00020030,
298         /* SDCKE[0:1]: 100k pull-up */
299         .dram_sdcke0            = 0x00003000,
300         .dram_sdcke1            = 0x00003000,
301         /* SDBA2: pull-up disabled */
302         .dram_sdba2             = 0x00000000,
303         /* SDODT[0:1]: 100k pull-up, 40 ohm */
304         .dram_sdodt0            = 0x00003030,
305         .dram_sdodt1            = 0x00003030,
306         /* SDQS[0:7]: Differential input, 40 ohm */
307         .dram_sdqs0             = 0x00000030,
308         .dram_sdqs1             = 0x00000030,
309         .dram_sdqs2             = 0x00000030,
310         .dram_sdqs3             = 0x00000030,
311         .dram_sdqs4             = 0x00000030,
312         .dram_sdqs5             = 0x00000030,
313         .dram_sdqs6             = 0x00000030,
314         .dram_sdqs7             = 0x00000030,
315         /* DQM[0:7]: Differential input, 40 ohm */
316         .dram_dqm0              = 0x00020030,
317         .dram_dqm1              = 0x00020030,
318         .dram_dqm2              = 0x00020030,
319         .dram_dqm3              = 0x00020030,
320         .dram_dqm4              = 0x00020030,
321         .dram_dqm5              = 0x00020030,
322         .dram_dqm6              = 0x00020030,
323         .dram_dqm7              = 0x00020030,
324 };
325
326 /* configure MX6SOLO/DUALLITE mmdc GRP io registers */
327 static struct mx6sdl_iomux_grp_regs grp_iomux_s = {
328         /* DDR3 */
329         .grp_ddr_type           = 0x000c0000,
330         .grp_ddrmode_ctl        = 0x00020000,
331         /* disable DDR pullups */
332         .grp_ddrpke             = 0x00000000,
333         /* ADDR[00:16], SDBA[0:1]: 40 ohm */
334         .grp_addds              = 0x00000030,
335         /* CS0/CS1/SDBA2/CKE0/CKE1/SDWE: 40 ohm */
336         .grp_ctlds              = 0x00000030,
337         /* DATA[00:63]: Differential input, 40 ohm */
338         .grp_ddrmode            = 0x00020000,
339         .grp_b0ds               = 0x00000030,
340         .grp_b1ds               = 0x00000030,
341         .grp_b2ds               = 0x00000030,
342         .grp_b3ds               = 0x00000030,
343         .grp_b4ds               = 0x00000030,
344         .grp_b5ds               = 0x00000030,
345         .grp_b6ds               = 0x00000030,
346         .grp_b7ds               = 0x00000030,
347 };
348
349 /*
350  * DDR3 desriptions - these are the memory chips we support
351  */
352
353 /* NT5CC128M16FP-DII */
354 static struct mx6_ddr3_cfg cfg_nt5cc128m16fp_dii = {
355         .mem_speed      = 1600,
356         .density        = 2,
357         .width          = 16,
358         .banks          = 8,
359         .rowaddr        = 14,
360         .coladdr        = 10,
361         .pagesz         = 2,
362         .trcd           = 1375,
363         .trcmin         = 4875,
364         .trasmin        = 3500,
365 };
366
367 /* measured on board TSERIES_ARM/1 V_LVDS_DL64 */
368 static struct mx6_mmdc_calibration cal_nt5cc128m16fp_dii_128x64_s = {
369         /* write leveling calibration determine, MR1-value = 0x0002 */
370         .p0_mpwldectrl0 = 0x003F003E,
371         .p0_mpwldectrl1 = 0x003A003A,
372         .p1_mpwldectrl0 = 0x001B001C,
373         .p1_mpwldectrl1 = 0x00190031,
374         /* Read DQS Gating calibration */
375         .p0_mpdgctrl0   = 0x02640264,
376         .p0_mpdgctrl1   = 0x02440250,
377         .p1_mpdgctrl0   = 0x02400250,
378         .p1_mpdgctrl1   = 0x0238023C,
379         /* Read Calibration: DQS delay relative to DQ read access */
380         .p0_mprddlctl   = 0x40464644,
381         .p1_mprddlctl   = 0x464A4842,
382         /* Write Calibration: DQ/DM delay relative to DQS write access */
383         .p0_mpwrdlctl   = 0x38343034,
384         .p1_mpwrdlctl   = 0x36323830,
385 };
386
387 /* measured on board TSERIES_ARM/1 V_LVDS_S32 */
388 static struct mx6_mmdc_calibration cal_nt5cc128m16fp_dii_128x32_s = {
389         /* write leveling calibration determine, MR1-value = 0x0002 */
390         .p0_mpwldectrl0 = 0x00410043,
391         .p0_mpwldectrl1 = 0x003A003C,
392         /* Read DQS Gating calibration */
393         .p0_mpdgctrl0   = 0x023C0244,
394         .p0_mpdgctrl1   = 0x02240230,
395         /* Read Calibration: DQS delay relative to DQ read access */
396         .p0_mprddlctl   = 0x484C4A48,
397         /* Write Calibration: DQ/DM delay relative to DQS write access */
398         .p0_mpwrdlctl   = 0x3C363434,
399 };
400
401 static void spl_dram_init(void)
402 {
403         struct gpio_regs *gpio = (struct gpio_regs *)GPIO2_BASE_ADDR;
404         u32 val, dram_strap = 0;
405         struct mx6_ddr3_cfg *mem = NULL;
406         struct mx6_mmdc_calibration *calib = NULL;
407         struct mx6_ddr_sysinfo sysinfo = {
408                 /* width of data bus:0=16,1=32,2=64 */
409                 .dsize          = -1,   /* CPU type specific (overwritten) */
410                 /* config for full 4GB range so that get_mem_size() works */
411                 .cs_density     = 32,   /* 32Gb per CS */
412                 .ncs            = 1,    /* single chip select */
413                 .cs1_mirror     = 0,
414                 .rtt_wr         = 1,    /* DDR3_RTT_60_OHM, RTT_Wr = RZQ/4 */
415                 .rtt_nom        = 1,    /* DDR3_RTT_60_OHM, RTT_Nom = RZQ/4 */
416                 .walat          = 1,    /* Write additional latency */
417                 .ralat          = 5,    /* Read additional latency */
418                 .mif3_mode      = 3,    /* Command prediction working mode */
419                 .bi_on          = 1,    /* Bank interleaving enabled */
420                 .sde_to_rst     = 0x10, /* 14 cycles, 200us (JEDEC default) */
421                 .rst_to_cke     = 0x23, /* 33 cycles, 500us (JEDEC default) */
422                 .ddr_type       = 0,    /* DDR3 */
423         };
424
425         /*
426          * MMDC Calibration requires the following data:
427          *  mx6_mmdc_calibration - board-specific calibration (routing delays)
428          *     these calibration values depend on board routing, SoC, and DDR
429          *  mx6_ddr_sysinfo - board-specific memory architecture (width/cs/etc)
430          *  mx6_ddr_cfg - chip specific timing/layout details
431          */
432
433         /* setup HWID3-2 to input */
434         val = readl(&gpio->gpio_dir);
435         val &= ~(0x1 << 0 | 0x1 << 1);
436         writel(val, &gpio->gpio_dir);
437
438         /* read DRAM strapping from HWID3/2 (bit 1 and bit 0) */
439         dram_strap = readl(&gpio->gpio_psr) & 0x3;
440
441         switch (dram_strap) {
442         /* 1 GiB, 64 bit, 4 NT5CC128M16FP chips */
443         case 0:
444                 puts("DRAM strap 00\n");
445                 mem = &cfg_nt5cc128m16fp_dii;
446                 sysinfo.dsize = 2;
447                 calib = &cal_nt5cc128m16fp_dii_128x64_s;
448                 break;
449         /* 512 MiB, 32 bit, 2 NT5CC128M16FP chips */
450         case 1:
451                 puts("DRAM strap 01\n");
452                 mem = &cfg_nt5cc128m16fp_dii;
453                 sysinfo.dsize = 1;
454                 calib = &cal_nt5cc128m16fp_dii_128x32_s;
455                 break;
456         default:
457                 printf("DRAM strap 0x%x (invalid)\n", dram_strap);
458                 break;
459         }
460
461         if (!mem) {
462                 puts("Error: Invalid Memory Configuration\n");
463                 hang();
464         }
465         if (!calib) {
466                 puts("Error: Invalid Board Calibration Configuration\n");
467                 hang();
468         }
469
470         mx6sdl_dram_iocfg(16 << sysinfo.dsize,
471                           &ddr_iomux_s,
472                           &grp_iomux_s);
473
474         mx6_dram_cfg(&sysinfo, calib, mem);
475 }
476
477 static iomux_v3_cfg_t const board_pads_spl[] = {
478         /* UART#1 PADS */
479         MUXDESC(PAD_CSI0_DAT10__UART1_TX_DATA,  UART_PAD_CTRL),
480         MUXDESC(PAD_CSI0_DAT11__UART1_RX_DATA,  UART_PAD_CTRL),
481         /* ESCPI#1 PADS */
482         MUXDESC(PAD_EIM_D16__ECSPI1_SCLK,       ECSPI_PAD_CTRL),
483         MUXDESC(PAD_EIM_D17__ECSPI1_MISO,       ECSPI_PAD_CTRL),
484         MUXDESC(PAD_EIM_D18__ECSPI1_MOSI,       ECSPI_PAD_CTRL),
485         MUXDESC(PAD_EIM_D19__GPIO3_IO19,        ECSPI_PAD_CTRL),
486         /* USDHC#4 PADS */
487         MUXDESC(PAD_SD4_CLK__SD4_CLK,           USDHC_PAD_CTRL),
488         MUXDESC(PAD_SD4_CMD__SD4_CMD,           USDHC_PAD_CTRL),
489         MUXDESC(PAD_SD4_DAT0__SD4_DATA0,        USDHC_PAD_CTRL),
490         MUXDESC(PAD_SD4_DAT1__SD4_DATA1,        USDHC_PAD_CTRL),
491         MUXDESC(PAD_SD4_DAT2__SD4_DATA2,        USDHC_PAD_CTRL),
492         MUXDESC(PAD_SD4_DAT3__SD4_DATA3,        USDHC_PAD_CTRL),
493         MUXDESC(PAD_SD4_DAT4__SD4_DATA4,        USDHC_PAD_CTRL),
494         MUXDESC(PAD_SD4_DAT5__SD4_DATA5,        USDHC_PAD_CTRL),
495         MUXDESC(PAD_SD4_DAT6__SD4_DATA6,        USDHC_PAD_CTRL),
496         MUXDESC(PAD_SD4_DAT7__SD4_DATA7,        USDHC_PAD_CTRL),
497         /* HWID*/
498         MUXDESC(PAD_NANDF_D0__GPIO2_IO00,       GPIO_PAD_CTRL_PU),
499         MUXDESC(PAD_NANDF_D1__GPIO2_IO01,       GPIO_PAD_CTRL_PU),
500         MUXDESC(PAD_NANDF_D2__GPIO2_IO02,       GPIO_PAD_CTRL_PU),
501         MUXDESC(PAD_NANDF_D3__GPIO2_IO03,       GPIO_PAD_CTRL_PU),
502 };
503
504 void spl_board_init(void)
505 {
506         preloader_console_init();
507 }
508
509 static void ccgr_init(void)
510 {
511         struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
512
513         /*
514          * We don't use DMA in SPL, but we do need it in U-Boot. U-Boot
515          * initializes DMA very early (before all board code), so the only
516          * opportunity we have to initialize APBHDMA clocks is in SPL.
517          * setbits_le32(&ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
518          */
519
520         writel(0x00C03F3F, &ccm->CCGR0);
521         writel(0x00F0FC03, &ccm->CCGR1);
522         writel(0x0FFFF000, &ccm->CCGR2);
523         writel(0x3FF00000, &ccm->CCGR3);
524         writel(0x00FFF300, &ccm->CCGR4);
525         writel(0x0F0030C3, &ccm->CCGR5);
526         writel(0x000003F0, &ccm->CCGR6);
527 }
528
529 void board_init_f(ulong dummy)
530 {
531         ccgr_init();
532         arch_cpu_init();
533         timer_init();
534         gpr_init();
535
536         SETUP_IOMUX_PADS(board_pads_spl);
537         spl_dram_init();
538 }
539
540 void reset_cpu(ulong addr)
541 {
542 }
543 #endif /* CONFIG_SPL_BUILD */