2 * Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com>
4 * SPDX-License-Identifier: GPL-2.0+
9 #include <dt-bindings/gpio/x86-gpio.h>
10 #include <dt-bindings/interrupt-router/intel-irq.h>
12 /include/ "skeleton.dtsi"
13 /include/ "serial.dtsi"
15 /include/ "tsc_timer.dtsi"
18 model = "Intel Minnowboard Max";
19 compatible = "intel,minnowmax", "intel,baytrail";
31 compatible = "intel,x86-pinctrl";
36 gpio-offset = <0x80 0>;
40 direction = <PIN_OUTPUT>;
45 gpio-offset = <0x80 1>;
49 direction = <PIN_OUTPUT>;
54 gpio-offset = <0x80 2>;
58 direction = <PIN_OUTPUT>;
62 gpio-offset = <0x80 8>;
66 direction = <PIN_OUTPUT>;
70 gpio-offset = <0x80 9>;
74 direction = <PIN_OUTPUT>;
79 compatible = "intel,ich6-gpio";
86 compatible = "intel,ich6-gpio";
93 compatible = "intel,ich6-gpio";
100 compatible = "intel,ich6-gpio";
107 compatible = "intel,ich6-gpio";
114 compatible = "intel,ich6-gpio";
121 stdout-path = "/serial";
125 #address-cells = <1>;
130 compatible = "intel,baytrail-cpu";
137 compatible = "intel,baytrail-cpu";
145 compatible = "intel,pci-baytrail", "pci-x86";
146 #address-cells = <3>;
149 ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
150 0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
151 0x01000000 0x0 0x2000 0x2000 0 0xe000>;
154 reg = <0x0000f800 0 0 0 0>;
155 compatible = "pci8086,0f1c", "intel,pch9";
158 compatible = "intel,irq-router";
159 intel,pirq-config = "ibase";
160 intel,ibase-offset = <0x50>;
161 intel,pirq-link = <8 8>;
162 intel,pirq-mask = <0xdee0>;
163 intel,pirq-routing = <
164 /* BayTrail PCI devices */
165 PCI_BDF(0, 2, 0) INTA PIRQA
166 PCI_BDF(0, 3, 0) INTA PIRQA
167 PCI_BDF(0, 16, 0) INTA PIRQA
168 PCI_BDF(0, 17, 0) INTA PIRQA
169 PCI_BDF(0, 18, 0) INTA PIRQA
170 PCI_BDF(0, 19, 0) INTA PIRQA
171 PCI_BDF(0, 20, 0) INTA PIRQA
172 PCI_BDF(0, 21, 0) INTA PIRQA
173 PCI_BDF(0, 22, 0) INTA PIRQA
174 PCI_BDF(0, 23, 0) INTA PIRQA
175 PCI_BDF(0, 24, 0) INTA PIRQA
176 PCI_BDF(0, 24, 1) INTC PIRQC
177 PCI_BDF(0, 24, 2) INTD PIRQD
178 PCI_BDF(0, 24, 3) INTB PIRQB
179 PCI_BDF(0, 24, 4) INTA PIRQA
180 PCI_BDF(0, 24, 5) INTC PIRQC
181 PCI_BDF(0, 24, 6) INTD PIRQD
182 PCI_BDF(0, 24, 7) INTB PIRQB
183 PCI_BDF(0, 26, 0) INTA PIRQA
184 PCI_BDF(0, 27, 0) INTA PIRQA
185 PCI_BDF(0, 28, 0) INTA PIRQA
186 PCI_BDF(0, 28, 1) INTB PIRQB
187 PCI_BDF(0, 28, 2) INTC PIRQC
188 PCI_BDF(0, 28, 3) INTD PIRQD
189 PCI_BDF(0, 29, 0) INTA PIRQA
190 PCI_BDF(0, 30, 0) INTA PIRQA
191 PCI_BDF(0, 30, 1) INTD PIRQD
192 PCI_BDF(0, 30, 2) INTB PIRQB
193 PCI_BDF(0, 30, 3) INTC PIRQC
194 PCI_BDF(0, 30, 4) INTD PIRQD
195 PCI_BDF(0, 30, 5) INTB PIRQB
196 PCI_BDF(0, 31, 3) INTB PIRQB
199 * PCIe root ports downstream
202 PCI_BDF(1, 0, 0) INTA PIRQA
203 PCI_BDF(1, 0, 0) INTB PIRQB
204 PCI_BDF(1, 0, 0) INTC PIRQC
205 PCI_BDF(1, 0, 0) INTD PIRQD
206 PCI_BDF(2, 0, 0) INTA PIRQB
207 PCI_BDF(2, 0, 0) INTB PIRQC
208 PCI_BDF(2, 0, 0) INTC PIRQD
209 PCI_BDF(2, 0, 0) INTD PIRQA
210 PCI_BDF(3, 0, 0) INTA PIRQC
211 PCI_BDF(3, 0, 0) INTB PIRQD
212 PCI_BDF(3, 0, 0) INTC PIRQA
213 PCI_BDF(3, 0, 0) INTD PIRQB
214 PCI_BDF(4, 0, 0) INTA PIRQD
215 PCI_BDF(4, 0, 0) INTB PIRQA
216 PCI_BDF(4, 0, 0) INTC PIRQB
217 PCI_BDF(4, 0, 0) INTD PIRQC
222 #address-cells = <1>;
224 compatible = "intel,ich-spi";
226 #address-cells = <1>;
229 compatible = "stmicro,n25q064a",
231 memory-map = <0xff800000 0x00800000>;
233 label = "rw-mrc-cache";
234 reg = <0x006f0000 0x00010000>;
242 compatible = "intel,baytrail-fsp";
243 fsp,mrc-init-tseg-size = <0>;
244 fsp,mrc-init-mmio-size = <0x800>;
245 fsp,mrc-init-spd-addr1 = <0xa0>;
246 fsp,mrc-init-spd-addr2 = <0xa2>;
247 fsp,emmc-boot-mode = <2>;
255 fsp,lpss-sio-enable-pci-mode;
267 fsp,igd-dvmt50-pre-alloc = <2>;
268 fsp,aperture-size = <2>;
270 fsp,serial-debug-port-address = <0x3f8>;
271 fsp,serial-debug-port-type = <1>;
272 fsp,scc-enable-pci-mode;
273 fsp,os-selection = <4>;
274 fsp,emmc45-ddr50-enabled;
275 fsp,emmc45-retune-timer-value = <8>;
277 fsp,enable-memory-down;
278 fsp,memory-down-params {
279 compatible = "intel,baytrail-fsp-mdp";
280 fsp,dram-speed = <1>;
283 fsp,dimm-width = <1>;
284 fsp,dimm-density = <2>;
285 fsp,dimm-bus-width = <3>;
286 fsp,dimm-sides = <0>;
287 fsp,dimm-tcl = <0xb>;
288 fsp,dimm-trpt-rcd = <0xb>;
289 fsp,dimm-twr = <0xc>;
293 fsp,dimm-tfaw = <0x14>;
299 #include "microcode/m0130673322.dtsi"
302 #include "microcode/m0130679901.dtsi"