2 * Copyright 2009-2012 Freescale Semiconductor, Inc.
4 * This file is derived from arch/powerpc/cpu/mpc85xx/cpu.c and
5 * arch/powerpc/cpu/mpc86xx/cpu.c. Basically this file contains
6 * cpu specific common code for 85xx/86xx processors.
7 * SPDX-License-Identifier: GPL-2.0+
16 #include <asm/cache.h>
20 DECLARE_GLOBAL_DATA_PTR;
22 static struct cpu_type cpu_type_list[] = {
23 #if defined(CONFIG_MPC85xx)
24 CPU_TYPE_ENTRY(8533, 8533, 1),
25 CPU_TYPE_ENTRY(8535, 8535, 1),
26 CPU_TYPE_ENTRY(8536, 8536, 1),
27 CPU_TYPE_ENTRY(8540, 8540, 1),
28 CPU_TYPE_ENTRY(8541, 8541, 1),
29 CPU_TYPE_ENTRY(8543, 8543, 1),
30 CPU_TYPE_ENTRY(8544, 8544, 1),
31 CPU_TYPE_ENTRY(8545, 8545, 1),
32 CPU_TYPE_ENTRY(8547, 8547, 1),
33 CPU_TYPE_ENTRY(8548, 8548, 1),
34 CPU_TYPE_ENTRY(8555, 8555, 1),
35 CPU_TYPE_ENTRY(8560, 8560, 1),
36 CPU_TYPE_ENTRY(8567, 8567, 1),
37 CPU_TYPE_ENTRY(8568, 8568, 1),
38 CPU_TYPE_ENTRY(8569, 8569, 1),
39 CPU_TYPE_ENTRY(8572, 8572, 2),
40 CPU_TYPE_ENTRY(P1010, P1010, 1),
41 CPU_TYPE_ENTRY(P1011, P1011, 1),
42 CPU_TYPE_ENTRY(P1012, P1012, 1),
43 CPU_TYPE_ENTRY(P1013, P1013, 1),
44 CPU_TYPE_ENTRY(P1014, P1014, 1),
45 CPU_TYPE_ENTRY(P1017, P1017, 1),
46 CPU_TYPE_ENTRY(P1020, P1020, 2),
47 CPU_TYPE_ENTRY(P1021, P1021, 2),
48 CPU_TYPE_ENTRY(P1022, P1022, 2),
49 CPU_TYPE_ENTRY(P1023, P1023, 2),
50 CPU_TYPE_ENTRY(P1024, P1024, 2),
51 CPU_TYPE_ENTRY(P1025, P1025, 2),
52 CPU_TYPE_ENTRY(P2010, P2010, 1),
53 CPU_TYPE_ENTRY(P2020, P2020, 2),
54 CPU_TYPE_ENTRY(P2040, P2040, 4),
55 CPU_TYPE_ENTRY(P2041, P2041, 4),
56 CPU_TYPE_ENTRY(P3041, P3041, 4),
57 CPU_TYPE_ENTRY(P4040, P4040, 4),
58 CPU_TYPE_ENTRY(P4080, P4080, 8),
59 CPU_TYPE_ENTRY(P5010, P5010, 1),
60 CPU_TYPE_ENTRY(P5020, P5020, 2),
61 CPU_TYPE_ENTRY(P5021, P5021, 2),
62 CPU_TYPE_ENTRY(P5040, P5040, 4),
63 CPU_TYPE_ENTRY(T4240, T4240, 0),
64 CPU_TYPE_ENTRY(T4120, T4120, 0),
65 CPU_TYPE_ENTRY(T4160, T4160, 0),
66 CPU_TYPE_ENTRY(T4080, T4080, 4),
67 CPU_TYPE_ENTRY(B4860, B4860, 0),
68 CPU_TYPE_ENTRY(G4860, G4860, 0),
69 CPU_TYPE_ENTRY(B4440, B4440, 0),
70 CPU_TYPE_ENTRY(B4460, B4460, 0),
71 CPU_TYPE_ENTRY(G4440, G4440, 0),
72 CPU_TYPE_ENTRY(B4420, B4420, 0),
73 CPU_TYPE_ENTRY(B4220, B4220, 0),
74 CPU_TYPE_ENTRY(T1040, T1040, 0),
75 CPU_TYPE_ENTRY(T1041, T1041, 0),
76 CPU_TYPE_ENTRY(T1042, T1042, 0),
77 CPU_TYPE_ENTRY(T1020, T1020, 0),
78 CPU_TYPE_ENTRY(T1021, T1021, 0),
79 CPU_TYPE_ENTRY(T1022, T1022, 0),
80 CPU_TYPE_ENTRY(T1024, T1024, 0),
81 CPU_TYPE_ENTRY(T1023, T1023, 0),
82 CPU_TYPE_ENTRY(T1014, T1014, 0),
83 CPU_TYPE_ENTRY(T1013, T1013, 0),
84 CPU_TYPE_ENTRY(T2080, T2080, 0),
85 CPU_TYPE_ENTRY(T2081, T2081, 0),
86 CPU_TYPE_ENTRY(BSC9130, 9130, 1),
87 CPU_TYPE_ENTRY(BSC9131, 9131, 1),
88 CPU_TYPE_ENTRY(BSC9132, 9132, 2),
89 CPU_TYPE_ENTRY(BSC9232, 9232, 2),
90 CPU_TYPE_ENTRY(C291, C291, 1),
91 CPU_TYPE_ENTRY(C292, C292, 1),
92 CPU_TYPE_ENTRY(C293, C293, 1),
93 #elif defined(CONFIG_MPC86xx)
94 CPU_TYPE_ENTRY(8610, 8610, 1),
95 CPU_TYPE_ENTRY(8641, 8641, 2),
96 CPU_TYPE_ENTRY(8641D, 8641D, 2),
100 #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
101 static inline u32 init_type(u32 cluster, int init_id)
103 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
104 u32 idx = (cluster >> (init_id * 8)) & TP_CLUSTER_INIT_MASK;
105 u32 type = in_be32(&gur->tp_ityp[idx]);
107 if (type & TP_ITYP_AV)
113 u32 compute_ppc_cpumask(void)
115 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
116 int i = 0, count = 0;
117 u32 cluster, type, mask = 0;
121 cluster = in_be32(&gur->tp_cluster[i].lower);
122 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
123 type = init_type(cluster, j);
125 if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
131 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
136 #ifdef CONFIG_HETROGENOUS_CLUSTERS
137 u32 compute_dsp_cpumask(void)
139 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
140 int i = CONFIG_DSP_CLUSTER_START, count = 0;
141 u32 cluster, type, dsp_mask = 0;
145 cluster = in_be32(&gur->tp_cluster[i].lower);
146 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
147 type = init_type(cluster, j);
149 if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_SC)
150 dsp_mask |= 1 << count;
155 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
160 int fsl_qoriq_dsp_core_to_cluster(unsigned int core)
162 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
163 int count = 0, i = CONFIG_DSP_CLUSTER_START;
168 cluster = in_be32(&gur->tp_cluster[i].lower);
169 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
170 if (init_type(cluster, j)) {
177 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
179 return -1; /* cannot identify the cluster */
183 int fsl_qoriq_core_to_cluster(unsigned int core)
185 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
186 int i = 0, count = 0;
191 cluster = in_be32(&gur->tp_cluster[i].lower);
192 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
193 if (init_type(cluster, j)) {
200 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
202 return -1; /* cannot identify the cluster */
205 #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
207 * Before chassis genenration 2, the cpumask should be hard-coded.
208 * In case of cpu type unknown or cpumask unset, use 1 as fail save.
210 #define compute_ppc_cpumask() 1
211 #define fsl_qoriq_core_to_cluster(x) x
212 #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
214 static struct cpu_type cpu_type_unknown = CPU_TYPE_ENTRY(Unknown, Unknown, 0);
216 struct cpu_type *identify_cpu(u32 ver)
219 for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++) {
220 if (cpu_type_list[i].soc_ver == ver)
221 return &cpu_type_list[i];
223 return &cpu_type_unknown;
226 #define MPC8xxx_PICFRR_NCPU_MASK 0x00001f00
227 #define MPC8xxx_PICFRR_NCPU_SHIFT 8
230 * Return a 32-bit mask indicating which cores are present on this SOC.
232 __weak u32 cpu_mask(void)
234 ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
235 struct cpu_type *cpu = gd->arch.cpu;
237 /* better to query feature reporting register than just assume 1 */
238 if (cpu == &cpu_type_unknown)
239 return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
240 MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
242 if (cpu->num_cores == 0)
243 return compute_ppc_cpumask();
248 #ifdef CONFIG_HETROGENOUS_CLUSTERS
249 __weak u32 cpu_dsp_mask(void)
251 ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
252 struct cpu_type *cpu = gd->arch.cpu;
254 /* better to query feature reporting register than just assume 1 */
255 if (cpu == &cpu_type_unknown)
256 return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
257 MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
259 if (cpu->dsp_num_cores == 0)
260 return compute_dsp_cpumask();
262 return cpu->dsp_mask;
266 * Return the number of SC/DSP cores on this SOC.
268 __weak int cpu_num_dspcores(void)
270 struct cpu_type *cpu = gd->arch.cpu;
273 * Report # of cores in terms of the cpu_mask if we haven't
274 * figured out how many there are yet
276 if (cpu->dsp_num_cores == 0)
277 return hweight32(cpu_dsp_mask());
279 return cpu->dsp_num_cores;
284 * Return the number of PPC cores on this SOC.
286 __weak int cpu_numcores(void)
288 struct cpu_type *cpu = gd->arch.cpu;
291 * Report # of cores in terms of the cpu_mask if we haven't
292 * figured out how many there are yet
294 if (cpu->num_cores == 0)
295 return hweight32(cpu_mask());
297 return cpu->num_cores;
302 * Check if the given core ID is valid
304 * Returns zero if it isn't, 1 if it is.
306 int is_core_valid(unsigned int core)
308 return !!((1 << core) & cpu_mask());
317 ver = SVR_SOC_VER(svr);
319 gd->arch.cpu = identify_cpu(ver);
324 /* Once in memory, compute mask & # cores once and save them off */
327 struct cpu_type *cpu = gd->arch.cpu;
329 if (cpu->num_cores == 0) {
330 cpu->mask = cpu_mask();
331 cpu->num_cores = cpu_numcores();
334 #ifdef CONFIG_HETROGENOUS_CLUSTERS
335 if (cpu->dsp_num_cores == 0) {
336 cpu->dsp_mask = cpu_dsp_mask();
337 cpu->dsp_num_cores = cpu_num_dspcores();
344 * Initializes on-chip ethernet controllers.
345 * to override, implement board_eth_init()
347 int cpu_eth_init(bd_t *bis)
349 #if defined(CONFIG_ETHER_ON_FCC)
353 #if defined(CONFIG_UEC_ETH)
354 uec_standard_init(bis);
357 #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_MPC85XX_FEC)
358 tsec_standard_init(bis);
361 #ifdef CONFIG_FMAN_ENET
362 fm_standard_init(bis);
365 #ifdef CONFIG_VSC9953