blackfin: Correct early serial mess output in BYPASS boot mode.
[oweals/u-boot.git] / arch / blackfin / cpu / initcode.c
1 /*
2  * initcode.c - Initialize the processor.  This is usually entails things
3  * like external memory, voltage regulators, etc...  Note that this file
4  * cannot make any function calls as it may be executed all by itself by
5  * the Blackfin's bootrom in LDR format.
6  *
7  * Copyright (c) 2004-2011 Analog Devices Inc.
8  *
9  * Licensed under the GPL-2 or later.
10  */
11
12 #define BFIN_IN_INITCODE
13
14 #include <config.h>
15 #include <asm/blackfin.h>
16 #include <asm/mach-common/bits/bootrom.h>
17 #include <asm/mach-common/bits/core.h>
18
19 #define BUG() while (1) { asm volatile("emuexcpt;"); }
20
21 #include "serial.h"
22
23 #ifndef __ADSPBF60x__
24 #include <asm/mach-common/bits/ebiu.h>
25 #include <asm/mach-common/bits/pll.h>
26 #else /* __ADSPBF60x__ */
27 #include <asm/mach-common/bits/cgu.h>
28
29 #define CONFIG_BFIN_GET_DCLK_M \
30         ((CONFIG_CLKIN_HZ*CONFIG_VCO_MULT)/(CONFIG_DCLK_DIV*1000000))
31
32 #ifndef CONFIG_DMC_DDRCFG
33 #if ((CONFIG_BFIN_GET_DCLK_M != 125) && \
34         (CONFIG_BFIN_GET_DCLK_M != 133) && \
35         (CONFIG_BFIN_GET_DCLK_M != 150) && \
36         (CONFIG_BFIN_GET_DCLK_M != 166) && \
37         (CONFIG_BFIN_GET_DCLK_M != 200) && \
38         (CONFIG_BFIN_GET_DCLK_M != 225) && \
39         (CONFIG_BFIN_GET_DCLK_M != 250))
40 #error "DDR2 CLK must be in (125, 133, 150, 166, 200, 225, 250)MHz"
41 #endif
42 #endif
43
44 /* DMC control bits */
45 #define SRREQ                   0x8
46
47 /* DMC status bits */
48 #define IDLE                    0x1
49 #define MEMINITDONE             0x4
50 #define SRACK                   0x8
51 #define PDACK                   0x10
52 #define DPDACK                  0x20
53 #define DLLCALDONE              0x2000
54 #define PENDREF                 0xF0000
55 #define PHYRDPHASE              0xF00000
56 #define PHYRDPHASE_OFFSET       20
57
58 /* DMC DLL control bits */
59 #define DLLCALRDCNT             0xFF
60 #define DATACYC_OFFSET          8
61
62 struct ddr_config {
63         u32 ddr_clk;
64         u32 dmc_ddrctl;
65         u32 dmc_ddrcfg;
66         u32 dmc_ddrtr0;
67         u32 dmc_ddrtr1;
68         u32 dmc_ddrtr2;
69         u32 dmc_ddrmr;
70         u32 dmc_ddrmr1;
71 };
72
73 static struct ddr_config ddr_config_table[] = {
74         [0] = {
75                 .ddr_clk    = 125,      /* 125MHz */
76                 .dmc_ddrctl = 0x00000904,
77                 .dmc_ddrcfg = 0x00000422,
78                 .dmc_ddrtr0 = 0x20705212,
79                 .dmc_ddrtr1 = 0x201003CF,
80                 .dmc_ddrtr2 = 0x00320107,
81                 .dmc_ddrmr  = 0x00000422,
82                 .dmc_ddrmr1 = 0x4,
83         },
84         [1] = {
85                 .ddr_clk    = 133,      /* 133MHz */
86                 .dmc_ddrctl = 0x00000904,
87                 .dmc_ddrcfg = 0x00000422,
88                 .dmc_ddrtr0 = 0x20806313,
89                 .dmc_ddrtr1 = 0x2013040D,
90                 .dmc_ddrtr2 = 0x00320108,
91                 .dmc_ddrmr  = 0x00000632,
92                 .dmc_ddrmr1 = 0x4,
93         },
94         [2] = {
95                 .ddr_clk    = 150,      /* 150MHz */
96                 .dmc_ddrctl = 0x00000904,
97                 .dmc_ddrcfg = 0x00000422,
98                 .dmc_ddrtr0 = 0x20A07323,
99                 .dmc_ddrtr1 = 0x20160492,
100                 .dmc_ddrtr2 = 0x00320209,
101                 .dmc_ddrmr  = 0x00000632,
102                 .dmc_ddrmr1 = 0x4,
103         },
104         [3] = {
105                 .ddr_clk    = 166,      /* 166MHz */
106                 .dmc_ddrctl = 0x00000904,
107                 .dmc_ddrcfg = 0x00000422,
108                 .dmc_ddrtr0 = 0x20A07323,
109                 .dmc_ddrtr1 = 0x2016050E,
110                 .dmc_ddrtr2 = 0x00320209,
111                 .dmc_ddrmr  = 0x00000632,
112                 .dmc_ddrmr1 = 0x4,
113         },
114         [4] = {
115                 .ddr_clk    = 200,      /* 200MHz */
116                 .dmc_ddrctl = 0x00000904,
117                 .dmc_ddrcfg = 0x00000422,
118                 .dmc_ddrtr0 = 0x20a07323,
119                 .dmc_ddrtr1 = 0x2016050f,
120                 .dmc_ddrtr2 = 0x00320509,
121                 .dmc_ddrmr  = 0x00000632,
122                 .dmc_ddrmr1 = 0x4,
123         },
124         [5] = {
125                 .ddr_clk    = 225,      /* 225MHz */
126                 .dmc_ddrctl = 0x00000904,
127                 .dmc_ddrcfg = 0x00000422,
128                 .dmc_ddrtr0 = 0x20E0A424,
129                 .dmc_ddrtr1 = 0x302006DB,
130                 .dmc_ddrtr2 = 0x0032020D,
131                 .dmc_ddrmr  = 0x00000842,
132                 .dmc_ddrmr1 = 0x4,
133         },
134         [6] = {
135                 .ddr_clk    = 250,      /* 250MHz */
136                 .dmc_ddrctl = 0x00000904,
137                 .dmc_ddrcfg = 0x00000422,
138                 .dmc_ddrtr0 = 0x20E0A424,
139                 .dmc_ddrtr1 = 0x3020079E,
140                 .dmc_ddrtr2 = 0x0032050D,
141                 .dmc_ddrmr  = 0x00000842,
142                 .dmc_ddrmr1 = 0x4,
143         },
144 };
145 #endif /* __ADSPBF60x__ */
146
147 __attribute__((always_inline))
148 static inline void serial_init(void)
149 {
150         uint32_t uart_base = UART_BASE;
151
152 #if defined(__ADSPBF54x__) || defined(__ADSPBF60x__)
153 # ifdef BFIN_BOOT_UART_USE_RTS
154 #  define BFIN_UART_USE_RTS 1
155 # else
156 #  define BFIN_UART_USE_RTS 0
157 # endif
158         if (BFIN_UART_USE_RTS && CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_UART) {
159                 size_t i;
160
161                 /* force RTS rather than relying on auto RTS */
162 #if BFIN_UART_HW_VER < 4
163                 bfin_write16(&pUART->mcr, bfin_read16(&pUART->mcr) | FCPOL);
164 #else
165                 bfin_write32(&pUART->control, bfin_read32(&pUART->control) |
166                                 FCPOL);
167 #endif
168
169                 /* Wait for the line to clear up.  We cannot rely on UART
170                  * registers as none of them reflect the status of the RSR.
171                  * Instead, we'll sleep for ~10 bit times at 9600 baud.
172                  * We can precalc things here by assuming boot values for
173                  * PLL rather than loading registers and calculating.
174                  *      baud    = SCLK / (16 ^ (1 - EDBO) * Divisor)
175                  *      EDB0    = 0
176                  *      Divisor = (SCLK / baud) / 16
177                  *      SCLK    = baud * 16 * Divisor
178                  *      SCLK    = (0x14 * CONFIG_CLKIN_HZ) / 5
179                  *      CCLK    = (16 * Divisor * 5) * (9600 / 10)
180                  * In reality, this will probably be just about 1 second delay,
181                  * so assuming 9600 baud is OK (both as a very low and too high
182                  * speed as this will buffer things enough).
183                  */
184 #define _NUMBITS (10)                                   /* how many bits to delay */
185 #define _LOWBAUD (9600)                                 /* low baud rate */
186 #define _SCLK    ((0x14 * CONFIG_CLKIN_HZ) / 5)         /* SCLK based on PLL */
187 #define _DIVISOR ((_SCLK / _LOWBAUD) / 16)              /* UART DLL/DLH */
188 #define _NUMINS  (3)                                    /* how many instructions in loop */
189 #define _CCLK    (((16 * _DIVISOR * 5) * (_LOWBAUD / _NUMBITS)) / _NUMINS)
190                 i = _CCLK;
191                 while (i--)
192                         asm volatile("" : : : "memory");
193         }
194 #endif
195
196 #if CONFIG_BFIN_BOOT_MODE != BFIN_BOOT_BYPASS
197         if (BFIN_DEBUG_EARLY_SERIAL) {
198                 serial_early_init(uart_base);
199                 serial_early_set_baud(uart_base, CONFIG_BAUDRATE);
200         }
201 #endif
202 }
203
204 __attribute__((always_inline))
205 static inline void serial_deinit(void)
206 {
207 #if defined(__ADSPBF54x__) || defined(__ADSPBF60x__)
208         uint32_t uart_base = UART_BASE;
209
210         if (BFIN_UART_USE_RTS && CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_UART) {
211                 /* clear forced RTS rather than relying on auto RTS */
212 #if BFIN_UART_HW_VER < 4
213                 bfin_write16(&pUART->mcr, bfin_read16(&pUART->mcr) & ~FCPOL);
214 #else
215                 bfin_write32(&pUART->control, bfin_read32(&pUART->control) &
216                                 ~FCPOL);
217 #endif
218         }
219 #endif
220 }
221
222 __attribute__((always_inline))
223 static inline void serial_putc(char c)
224 {
225         uint32_t uart_base = UART_BASE;
226
227         if (!BFIN_DEBUG_EARLY_SERIAL)
228                 return;
229
230         if (c == '\n')
231                 serial_putc('\r');
232
233         bfin_write(&pUART->thr, c);
234
235         while (!(_lsr_read(pUART) & TEMT))
236                 continue;
237 }
238
239 #include "initcode.h"
240
241 __attribute__((always_inline)) static inline void
242 program_nmi_handler(void)
243 {
244         u32 tmp1, tmp2;
245
246         /* Older bootroms don't create a dummy NMI handler,
247          * so make one ourselves ASAP in case it fires.
248          */
249         if (CONFIG_BFIN_BOOT_MODE != BFIN_BOOT_BYPASS && !ANOMALY_05000219)
250                 return;
251
252         asm volatile (
253                 "%0 = RETS;" /* Save current RETS */
254                 "CALL 1f;"   /* Figure out current PC */
255                 "RTN;"       /* The simple NMI handler */
256                 "1:"
257                 "%1 = RETS;" /* Load addr of NMI handler */
258                 "RETS = %0;" /* Restore RETS */
259                 "[%2] = %1;" /* Write NMI handler */
260                 : "=d"(tmp1), "=d"(tmp2)
261                 : "ab"(EVT2)
262         );
263 }
264
265 /* Max SCLK can be 133MHz ... dividing that by (2*4) gives
266  * us a freq of 16MHz for SPI which should generally be
267  * slow enough for the slow reads the bootrom uses.
268  */
269 #if !defined(CONFIG_SPI_FLASH_SLOW_READ) && \
270     ((defined(__ADSPBF52x__) && __SILICON_REVISION__ >= 2) || \
271      (defined(__ADSPBF54x__) && __SILICON_REVISION__ >= 1))
272 # define BOOTROM_SUPPORTS_SPI_FAST_READ 1
273 #else
274 # define BOOTROM_SUPPORTS_SPI_FAST_READ 0
275 #endif
276 #ifndef CONFIG_SPI_BAUD_INITBLOCK
277 # define CONFIG_SPI_BAUD_INITBLOCK (BOOTROM_SUPPORTS_SPI_FAST_READ ? 2 : 4)
278 #endif
279 #ifdef SPI0_BAUD
280 # define bfin_write_SPI_BAUD bfin_write_SPI0_BAUD
281 #endif
282
283 #ifdef __ADSPBF60x__
284
285 #ifndef CONFIG_CGU_CTL_VAL
286 # define CONFIG_CGU_CTL_VAL ((CONFIG_VCO_MULT << 8) | CONFIG_CLKIN_HALF)
287 #endif
288
289 #ifndef CONFIG_CGU_DIV_VAL
290 # define CONFIG_CGU_DIV_VAL \
291         ((CONFIG_CCLK_DIV   << CSEL_P)   | \
292          (CONFIG_SCLK0_DIV  << S0SEL_P)  | \
293          (CONFIG_SCLK_DIV << SYSSEL_P) | \
294          (CONFIG_SCLK1_DIV  << S1SEL_P)  | \
295          (CONFIG_DCLK_DIV   << DSEL_P)   | \
296          (CONFIG_OCLK_DIV   << OSEL_P))
297 #endif
298
299 #else /* __ADSPBF60x__ */
300
301 /* PLL_DIV defines */
302 #ifndef CONFIG_PLL_DIV_VAL
303 # if (CONFIG_CCLK_DIV == 1)
304 #  define CONFIG_CCLK_ACT_DIV CCLK_DIV1
305 # elif (CONFIG_CCLK_DIV == 2)
306 #  define CONFIG_CCLK_ACT_DIV CCLK_DIV2
307 # elif (CONFIG_CCLK_DIV == 4)
308 #  define CONFIG_CCLK_ACT_DIV CCLK_DIV4
309 # elif (CONFIG_CCLK_DIV == 8)
310 #  define CONFIG_CCLK_ACT_DIV CCLK_DIV8
311 # else
312 #  define CONFIG_CCLK_ACT_DIV CONFIG_CCLK_DIV_not_defined_properly
313 # endif
314 # define CONFIG_PLL_DIV_VAL (CONFIG_CCLK_ACT_DIV | CONFIG_SCLK_DIV)
315 #endif
316
317 #ifndef CONFIG_PLL_LOCKCNT_VAL
318 # define CONFIG_PLL_LOCKCNT_VAL 0x0300
319 #endif
320
321 #ifndef CONFIG_PLL_CTL_VAL
322 # define CONFIG_PLL_CTL_VAL (SPORT_HYST | (CONFIG_VCO_MULT << 9) | CONFIG_CLKIN_HALF)
323 #endif
324
325 /* Make sure our voltage value is sane so we don't blow up! */
326 #ifndef CONFIG_VR_CTL_VAL
327 # define BFIN_CCLK ((CONFIG_CLKIN_HZ * CONFIG_VCO_MULT) / CONFIG_CCLK_DIV)
328 # if defined(__ADSPBF533__) || defined(__ADSPBF532__) || defined(__ADSPBF531__)
329 #  define CCLK_VLEV_120 400000000
330 #  define CCLK_VLEV_125 533000000
331 # elif defined(__ADSPBF537__) || defined(__ADSPBF536__) || defined(__ADSPBF534__)
332 #  define CCLK_VLEV_120 401000000
333 #  define CCLK_VLEV_125 401000000
334 # elif defined(__ADSPBF561__)
335 #  define CCLK_VLEV_120 300000000
336 #  define CCLK_VLEV_125 501000000
337 # endif
338 # if BFIN_CCLK < CCLK_VLEV_120
339 #  define CONFIG_VR_CTL_VLEV VLEV_120
340 # elif BFIN_CCLK < CCLK_VLEV_125
341 #  define CONFIG_VR_CTL_VLEV VLEV_125
342 # else
343 #  define CONFIG_VR_CTL_VLEV VLEV_130
344 # endif
345 # if defined(__ADSPBF52x__)     /* TBD; use default */
346 #  undef CONFIG_VR_CTL_VLEV
347 #  define CONFIG_VR_CTL_VLEV VLEV_110
348 # elif defined(__ADSPBF54x__)   /* TBD; use default */
349 #  undef CONFIG_VR_CTL_VLEV
350 #  define CONFIG_VR_CTL_VLEV VLEV_120
351 # elif defined(__ADSPBF538__) || defined(__ADSPBF539__) /* TBD; use default */
352 #  undef CONFIG_VR_CTL_VLEV
353 #  define CONFIG_VR_CTL_VLEV VLEV_125
354 # endif
355
356 # ifdef CONFIG_BFIN_MAC
357 #  define CONFIG_VR_CTL_CLKBUF CLKBUFOE
358 # else
359 #  define CONFIG_VR_CTL_CLKBUF 0
360 # endif
361
362 # if defined(__ADSPBF52x__)
363 #  define CONFIG_VR_CTL_FREQ FREQ_1000
364 # else
365 #  define CONFIG_VR_CTL_FREQ (GAIN_20 | FREQ_1000)
366 # endif
367
368 # define CONFIG_VR_CTL_VAL (CONFIG_VR_CTL_CLKBUF | CONFIG_VR_CTL_VLEV | CONFIG_VR_CTL_FREQ)
369 #endif
370
371 /* some parts do not have an on-chip voltage regulator */
372 #if defined(__ADSPBF51x__)
373 # define CONFIG_HAS_VR 0
374 # undef CONFIG_VR_CTL_VAL
375 # define CONFIG_VR_CTL_VAL 0
376 #else
377 # define CONFIG_HAS_VR 1
378 #endif
379
380 #if CONFIG_MEM_SIZE
381 #ifndef EBIU_RSTCTL
382 /* Blackfin with SDRAM */
383 #ifndef CONFIG_EBIU_SDBCTL_VAL
384 # if CONFIG_MEM_SIZE == 16
385 #  define CONFIG_EBSZ_VAL EBSZ_16
386 # elif CONFIG_MEM_SIZE == 32
387 #  define CONFIG_EBSZ_VAL EBSZ_32
388 # elif CONFIG_MEM_SIZE == 64
389 #  define CONFIG_EBSZ_VAL EBSZ_64
390 # elif CONFIG_MEM_SIZE == 128
391 #  define CONFIG_EBSZ_VAL EBSZ_128
392 # elif CONFIG_MEM_SIZE == 256
393 #  define CONFIG_EBSZ_VAL EBSZ_256
394 # elif CONFIG_MEM_SIZE == 512
395 #  define CONFIG_EBSZ_VAL EBSZ_512
396 # else
397 #  error You need to define CONFIG_EBIU_SDBCTL_VAL or CONFIG_MEM_SIZE
398 # endif
399 # if CONFIG_MEM_ADD_WDTH == 8
400 #  define CONFIG_EBCAW_VAL EBCAW_8
401 # elif CONFIG_MEM_ADD_WDTH == 9
402 #  define CONFIG_EBCAW_VAL EBCAW_9
403 # elif CONFIG_MEM_ADD_WDTH == 10
404 #  define CONFIG_EBCAW_VAL EBCAW_10
405 # elif CONFIG_MEM_ADD_WDTH == 11
406 #  define CONFIG_EBCAW_VAL EBCAW_11
407 # else
408 #  error You need to define CONFIG_EBIU_SDBCTL_VAL or CONFIG_MEM_ADD_WDTH
409 # endif
410 # define CONFIG_EBIU_SDBCTL_VAL (CONFIG_EBCAW_VAL | CONFIG_EBSZ_VAL | EBE)
411 #endif
412 #endif
413 #endif
414
415 /* Conflicting Column Address Widths Causes SDRAM Errors:
416  * EB2CAW and EB3CAW must be the same
417  */
418 #if ANOMALY_05000362
419 # if ((CONFIG_EBIU_SDBCTL_VAL & 0x30000000) >> 8) != (CONFIG_EBIU_SDBCTL_VAL & 0x00300000)
420 #  error "Anomaly 05000362: EB2CAW and EB3CAW must be the same"
421 # endif
422 #endif
423
424 #endif /*  __ADSPBF60x__ */
425
426 __attribute__((always_inline)) static inline void
427 program_early_devices(ADI_BOOT_DATA *bs, uint *sdivB, uint *divB, uint *vcoB)
428 {
429         serial_putc('a');
430
431         /* Save the clock pieces that are used in baud rate calculation */
432         if (BFIN_DEBUG_EARLY_SERIAL || CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_UART) {
433                 serial_putc('b');
434 #ifdef __ADSPBF60x__
435                 *sdivB = bfin_read_CGU_DIV();
436                 *sdivB = ((*sdivB >> 8) & 0x1f) * ((*sdivB >> 5) & 0x7);
437                 *vcoB = (bfin_read_CGU_CTL() >> 8) & 0x7f;
438 #else
439                 *sdivB = bfin_read_PLL_DIV() & 0xf;
440                 *vcoB = (bfin_read_PLL_CTL() >> 9) & 0x3f;
441 #endif
442                 *divB = serial_early_get_div();
443                 serial_putc('c');
444         }
445
446         serial_putc('d');
447
448 #ifdef CONFIG_HW_WATCHDOG
449 # ifndef CONFIG_HW_WATCHDOG_TIMEOUT_INITCODE
450 #  define CONFIG_HW_WATCHDOG_TIMEOUT_INITCODE 20000
451 # endif
452         /* Program the watchdog with an initial timeout of ~20 seconds.
453          * Hopefully that should be long enough to load the u-boot LDR
454          * (from wherever) and then the common u-boot code can take over.
455          * In bypass mode, the start.S would have already set a much lower
456          * timeout, so don't clobber that.
457          */
458         if (CONFIG_BFIN_BOOT_MODE != BFIN_BOOT_BYPASS) {
459                 serial_putc('e');
460 #ifdef __ADSPBF60x__
461                 bfin_write_SEC_GCTL(0x2);
462                 SSYNC();
463                 bfin_write_SEC_FCTL(0xc1);
464                 bfin_write_SEC_SCTL(2, bfin_read_SEC_SCTL(2) | 0x6);
465
466                 bfin_write_SEC_CCTL(0x2);
467                 SSYNC();
468                 bfin_write_SEC_GCTL(0x1);
469                 bfin_write_SEC_CCTL(0x1);
470 #endif
471                 bfin_write_WDOG_CNT(MSEC_TO_SCLK(CONFIG_HW_WATCHDOG_TIMEOUT_INITCODE));
472 #if CONFIG_BFIN_BOOT_MODE != BFIN_BOOT_UART
473                 bfin_write_WDOG_CTL(0);
474 #endif
475                 serial_putc('f');
476         }
477 #endif
478
479         serial_putc('g');
480
481         /* Blackfin bootroms use the SPI slow read opcode instead of the SPI
482          * fast read, so we need to slow down the SPI clock a lot more during
483          * boot.  Once we switch over to u-boot's SPI flash driver, we'll
484          * increase the speed appropriately.
485          */
486 #ifdef SPI_BAUD
487         if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER) {
488                 serial_putc('h');
489                 if (BOOTROM_SUPPORTS_SPI_FAST_READ && CONFIG_SPI_BAUD_INITBLOCK < 4)
490                         bs->dFlags |= BFLAG_FASTREAD;
491                 bfin_write_SPI_BAUD(CONFIG_SPI_BAUD_INITBLOCK);
492                 serial_putc('i');
493         }
494 #endif
495
496         serial_putc('j');
497 }
498
499 __attribute__((always_inline)) static inline bool
500 maybe_self_refresh(ADI_BOOT_DATA *bs)
501 {
502         serial_putc('a');
503
504         if (!CONFIG_MEM_SIZE)
505                 return false;
506
507 #ifdef __ADSPBF60x__
508         /* resume from hibernate, return false let ddr initialize */
509         if ((bfin_read32(DPM0_STAT) & 0xF0) == 0x50) {
510                 serial_putc('b');
511                 return false;
512         }
513
514 #else /* __ADSPBF60x__ */
515
516         /* If external memory is enabled, put it into self refresh first. */
517 #if defined(EBIU_RSTCTL)
518         if (bfin_read_EBIU_RSTCTL() & DDR_SRESET) {
519                 serial_putc('b');
520                 bfin_write_EBIU_RSTCTL(bfin_read_EBIU_RSTCTL() | SRREQ);
521                 return true;
522         }
523 #elif defined(EBIU_SDGCTL)
524         if (bfin_read_EBIU_SDBCTL() & EBE) {
525                 serial_putc('b');
526                 bfin_write_EBIU_SDGCTL(bfin_read_EBIU_SDGCTL() | SRFS);
527                 return true;
528         }
529 #endif
530
531 #endif /* __ADSPBF60x__ */
532         serial_putc('c');
533
534         return false;
535 }
536
537 __attribute__((always_inline)) static inline u16
538 program_clocks(ADI_BOOT_DATA *bs, bool put_into_srfs)
539 {
540         u16 vr_ctl;
541
542         serial_putc('a');
543
544 #ifdef __ADSPBF60x__
545         if (bfin_read_DMC0_STAT() & MEMINITDONE) {
546                 bfin_write_DMC0_CTL(bfin_read_DMC0_CTL() | SRREQ);
547                 SSYNC();
548                 while (!(bfin_read_DMC0_STAT() & SRACK))
549                         continue;
550         }
551
552         /* Don't set the same value of MSEL and DF to CGU_CTL */
553         if ((bfin_read_CGU_CTL() & (MSEL_MASK | DF_MASK))
554                         != CONFIG_CGU_CTL_VAL) {
555                 bfin_write_CGU_DIV(CONFIG_CGU_DIV_VAL);
556                 bfin_write_CGU_CTL(CONFIG_CGU_CTL_VAL);
557                 while ((bfin_read_CGU_STAT() & (CLKSALGN | PLLBP)) ||
558                                 !(bfin_read_CGU_STAT() & PLLLK))
559                         continue;
560         }
561
562         bfin_write_CGU_DIV(CONFIG_CGU_DIV_VAL | UPDT);
563         while (bfin_read_CGU_STAT() & CLKSALGN)
564                 continue;
565
566         if (bfin_read_DMC0_STAT() & MEMINITDONE) {
567                 bfin_write_DMC0_CTL(bfin_read_DMC0_CTL() & ~SRREQ);
568                 SSYNC();
569                 while (bfin_read_DMC0_STAT() & SRACK)
570                         continue;
571         }
572
573 #else /* __ADSPBF60x__ */
574
575         vr_ctl = bfin_read_VR_CTL();
576
577         serial_putc('b');
578
579         /* If we're entering self refresh, make sure it has happened. */
580         if (put_into_srfs)
581 #if defined(EBIU_RSTCTL)
582                 while (!(bfin_read_EBIU_RSTCTL() & SRACK))
583                         continue;
584 #elif defined(EBIU_SDGCTL)
585                 while (!(bfin_read_EBIU_SDSTAT() & SDSRA))
586                         continue;
587 #else
588                 ;
589 #endif
590
591         serial_putc('c');
592
593         /* With newer bootroms, we use the helper function to set up
594          * the memory controller.  Older bootroms lacks such helpers
595          * so we do it ourselves.
596          */
597         if (!ANOMALY_05000386) {
598                 serial_putc('d');
599
600                 /* Always programming PLL_LOCKCNT avoids Anomaly 05000430 */
601                 ADI_SYSCTRL_VALUES memory_settings;
602                 uint32_t actions = SYSCTRL_WRITE | SYSCTRL_PLLCTL | SYSCTRL_LOCKCNT;
603                 if (!ANOMALY_05000440)
604                         actions |= SYSCTRL_PLLDIV;
605                 if (CONFIG_HAS_VR) {
606                         actions |= SYSCTRL_VRCTL;
607                         if (CONFIG_VR_CTL_VAL & FREQ_MASK)
608                                 actions |= SYSCTRL_INTVOLTAGE;
609                         else
610                                 actions |= SYSCTRL_EXTVOLTAGE;
611                         memory_settings.uwVrCtl = CONFIG_VR_CTL_VAL;
612                 } else
613                         actions |= SYSCTRL_EXTVOLTAGE;
614                 memory_settings.uwPllCtl = CONFIG_PLL_CTL_VAL;
615                 memory_settings.uwPllDiv = CONFIG_PLL_DIV_VAL;
616                 memory_settings.uwPllLockCnt = CONFIG_PLL_LOCKCNT_VAL;
617 #if ANOMALY_05000432
618                 bfin_write_SIC_IWR1(0);
619 #endif
620                 serial_putc('e');
621                 bfrom_SysControl(actions, &memory_settings, NULL);
622                 serial_putc('f');
623                 if (ANOMALY_05000440)
624                         bfin_write_PLL_DIV(CONFIG_PLL_DIV_VAL);
625 #if ANOMALY_05000432
626                 bfin_write_SIC_IWR1(-1);
627 #endif
628 #if ANOMALY_05000171
629                 bfin_write_SICA_IWR0(-1);
630                 bfin_write_SICA_IWR1(-1);
631 #endif
632                 serial_putc('g');
633         } else {
634                 serial_putc('h');
635
636                 /* Disable all peripheral wakeups except for the PLL event. */
637 #ifdef SIC_IWR0
638                 bfin_write_SIC_IWR0(1);
639                 bfin_write_SIC_IWR1(0);
640 # ifdef SIC_IWR2
641                 bfin_write_SIC_IWR2(0);
642 # endif
643 #elif defined(SICA_IWR0)
644                 bfin_write_SICA_IWR0(1);
645                 bfin_write_SICA_IWR1(0);
646 #elif defined(SIC_IWR)
647                 bfin_write_SIC_IWR(1);
648 #endif
649
650                 serial_putc('i');
651
652                 /* Always programming PLL_LOCKCNT avoids Anomaly 05000430 */
653                 bfin_write_PLL_LOCKCNT(CONFIG_PLL_LOCKCNT_VAL);
654
655                 serial_putc('j');
656
657                 /* Only reprogram when needed to avoid triggering unnecessary
658                  * PLL relock sequences.
659                  */
660                 if (vr_ctl != CONFIG_VR_CTL_VAL) {
661                         serial_putc('?');
662                         bfin_write_VR_CTL(CONFIG_VR_CTL_VAL);
663                         asm("idle;");
664                         serial_putc('!');
665                 }
666
667                 serial_putc('k');
668
669                 bfin_write_PLL_DIV(CONFIG_PLL_DIV_VAL);
670
671                 serial_putc('l');
672
673                 /* Only reprogram when needed to avoid triggering unnecessary
674                  * PLL relock sequences.
675                  */
676                 if (ANOMALY_05000242 || bfin_read_PLL_CTL() != CONFIG_PLL_CTL_VAL) {
677                         serial_putc('?');
678                         bfin_write_PLL_CTL(CONFIG_PLL_CTL_VAL);
679                         asm("idle;");
680                         serial_putc('!');
681                 }
682
683                 serial_putc('m');
684
685                 /* Restore all peripheral wakeups. */
686 #ifdef SIC_IWR0
687                 bfin_write_SIC_IWR0(-1);
688                 bfin_write_SIC_IWR1(-1);
689 # ifdef SIC_IWR2
690                 bfin_write_SIC_IWR2(-1);
691 # endif
692 #elif defined(SICA_IWR0)
693                 bfin_write_SICA_IWR0(-1);
694                 bfin_write_SICA_IWR1(-1);
695 #elif defined(SIC_IWR)
696                 bfin_write_SIC_IWR(-1);
697 #endif
698
699                 serial_putc('n');
700         }
701
702 #endif /* __ADSPBF60x__ */
703
704         serial_putc('o');
705
706         return vr_ctl;
707 }
708
709 __attribute__((always_inline)) static inline void
710 update_serial_clocks(ADI_BOOT_DATA *bs, uint sdivB, uint divB, uint vcoB)
711 {
712         /* Since we've changed the SCLK above, we may need to update
713          * the UART divisors (UART baud rates are based on SCLK).
714          * Do the division by hand as there are no native instructions
715          * for dividing which means we'd generate a libgcc reference.
716          */
717         unsigned int sdivR, vcoR;
718         unsigned int dividend = sdivB * divB * vcoR;
719         unsigned int divisor = vcoB * sdivR;
720         unsigned int quotient;
721
722         serial_putc('a');
723
724 #ifdef __ADSPBF60x__
725         sdivR = bfin_read_CGU_DIV();
726         sdivR = ((sdivR >> 8) & 0x1f) * ((sdivR >> 5) & 0x7);
727         vcoR = (bfin_read_CGU_CTL() >> 8) & 0x7f;
728 #else
729         sdivR = bfin_read_PLL_DIV() & 0xf;
730         vcoR = (bfin_read_PLL_CTL() >> 9) & 0x3f;
731 #endif
732         quotient = early_division(dividend, divisor);
733         serial_early_put_div(quotient - ANOMALY_05000230);
734         serial_putc('c');
735 }
736
737 __attribute__((always_inline)) static inline void
738 program_memory_controller(ADI_BOOT_DATA *bs, bool put_into_srfs)
739 {
740         serial_putc('a');
741
742         if (!CONFIG_MEM_SIZE)
743                 return;
744
745         serial_putc('b');
746
747 #ifdef __ADSPBF60x__
748         int dlldatacycle;
749         int dll_ctl;
750         int i = 0;
751
752         if (CONFIG_BFIN_GET_DCLK_M ==  125)
753                 i = 0;
754         else if (CONFIG_BFIN_GET_DCLK_M ==  133)
755                 i = 1;
756         else if (CONFIG_BFIN_GET_DCLK_M ==  150)
757                 i = 2;
758         else if (CONFIG_BFIN_GET_DCLK_M ==  166)
759                 i = 3;
760         else if (CONFIG_BFIN_GET_DCLK_M ==  200)
761                 i = 4;
762         else if (CONFIG_BFIN_GET_DCLK_M ==  225)
763                 i = 5;
764         else if (CONFIG_BFIN_GET_DCLK_M ==  250)
765                 i = 6;
766
767 #if 0
768         for (i = 0; i < ARRAY_SIZE(ddr_config_table); i++)
769                 if (CONFIG_BFIN_GET_DCLK_M == ddr_config_table[i].ddr_clk)
770                         break;
771 #endif
772
773 #ifndef CONFIG_DMC_DDRCFG
774         bfin_write_DMC0_CFG(ddr_config_table[i].dmc_ddrcfg);
775 #else
776         bfin_write_DMC0_CFG(CONFIG_DMC_DDRCFG);
777 #endif
778 #ifndef CONFIG_DMC_DDRTR0
779         bfin_write_DMC0_TR0(ddr_config_table[i].dmc_ddrtr0);
780 #else
781         bfin_write_DMC0_TR0(CONFIG_DMC_DDRTR0);
782 #endif
783 #ifndef CONFIG_DMC_DDRTR1
784         bfin_write_DMC0_TR1(ddr_config_table[i].dmc_ddrtr1);
785 #else
786         bfin_write_DMC0_TR1(CONFIG_DMC_DDRTR1);
787 #endif
788 #ifndef CONFIG_DMC_DDRTR2
789         bfin_write_DMC0_TR2(ddr_config_table[i].dmc_ddrtr2);
790 #else
791         bfin_write_DMC0_TR2(CONFIG_DMC_DDRTR2);
792 #endif
793 #ifndef CONFIG_DMC_DDRMR
794         bfin_write_DMC0_MR(ddr_config_table[i].dmc_ddrmr);
795 #else
796         bfin_write_DMC0_MR(CONFIG_DMC_DDRMR);
797 #endif
798 #ifndef CONFIG_DMC_DDREMR1
799         bfin_write_DMC0_EMR1(ddr_config_table[i].dmc_ddrmr1);
800 #else
801         bfin_write_DMC0_EMR1(CONFIG_DMC_DDREMR1);
802 #endif
803 #ifndef CONFIG_DMC_DDRCTL
804         bfin_write_DMC0_CTL(ddr_config_table[i].dmc_ddrctl);
805 #else
806         bfin_write_DMC0_CTL(CONFIG_DMC_DDRCTL);
807 #endif
808
809         SSYNC();
810         while (!(bfin_read_DMC0_STAT() & MEMINITDONE))
811                 continue;
812
813         dlldatacycle = (bfin_read_DMC0_STAT() & PHYRDPHASE) >>
814                         PHYRDPHASE_OFFSET;
815         dll_ctl = bfin_read_DMC0_DLLCTL();
816         dll_ctl &= 0x0ff;
817         bfin_write_DMC0_DLLCTL(dll_ctl | (dlldatacycle << DATACYC_OFFSET));
818
819         SSYNC();
820         while (!(bfin_read_DMC0_STAT() & DLLCALDONE))
821                 continue;
822         serial_putc('!');
823
824 #else /* __ADSPBF60x__ */
825
826         /* Program the external memory controller before we come out of
827          * self-refresh.  This only works with our SDRAM controller.
828          */
829 #ifdef EBIU_SDGCTL
830 # ifdef CONFIG_EBIU_SDRRC_VAL
831         bfin_write_EBIU_SDRRC(CONFIG_EBIU_SDRRC_VAL);
832 # endif
833 # ifdef CONFIG_EBIU_SDBCTL_VAL
834         bfin_write_EBIU_SDBCTL(CONFIG_EBIU_SDBCTL_VAL);
835 # endif
836 # ifdef CONFIG_EBIU_SDGCTL_VAL
837         bfin_write_EBIU_SDGCTL(CONFIG_EBIU_SDGCTL_VAL);
838 # endif
839 #endif
840
841         serial_putc('c');
842
843         /* Now that we've reprogrammed, take things out of self refresh. */
844         if (put_into_srfs)
845 #if defined(EBIU_RSTCTL)
846                 bfin_write_EBIU_RSTCTL(bfin_read_EBIU_RSTCTL() & ~(SRREQ));
847 #elif defined(EBIU_SDGCTL)
848                 bfin_write_EBIU_SDGCTL(bfin_read_EBIU_SDGCTL() & ~(SRFS));
849 #endif
850
851         serial_putc('d');
852
853         /* Our DDR controller sucks and cannot be programmed while in
854          * self-refresh.  So we have to pull it out before programming.
855          */
856 #ifdef EBIU_RSTCTL
857 # ifdef CONFIG_EBIU_RSTCTL_VAL
858         bfin_write_EBIU_RSTCTL(bfin_read_EBIU_RSTCTL() | 0x1 /*DDRSRESET*/ | CONFIG_EBIU_RSTCTL_VAL);
859 # endif
860 # ifdef CONFIG_EBIU_DDRCTL0_VAL
861         bfin_write_EBIU_DDRCTL0(CONFIG_EBIU_DDRCTL0_VAL);
862 # endif
863 # ifdef CONFIG_EBIU_DDRCTL1_VAL
864         bfin_write_EBIU_DDRCTL1(CONFIG_EBIU_DDRCTL1_VAL);
865 # endif
866 # ifdef CONFIG_EBIU_DDRCTL2_VAL
867         bfin_write_EBIU_DDRCTL2(CONFIG_EBIU_DDRCTL2_VAL);
868 # endif
869 # ifdef CONFIG_EBIU_DDRCTL3_VAL
870         /* default is disable, so don't need to force this */
871         bfin_write_EBIU_DDRCTL3(CONFIG_EBIU_DDRCTL3_VAL);
872 # endif
873 # ifdef CONFIG_EBIU_DDRQUE_VAL
874         bfin_write_EBIU_DDRQUE(bfin_read_EBIU_DDRQUE() | CONFIG_EBIU_DDRQUE_VAL);
875 # endif
876 #endif
877
878 #endif /* __ADSPBF60x__ */
879         serial_putc('e');
880 }
881
882 __attribute__((always_inline)) static inline void
883 check_hibernation(ADI_BOOT_DATA *bs, u16 vr_ctl, bool put_into_srfs)
884 {
885         serial_putc('a');
886
887         if (!CONFIG_MEM_SIZE)
888                 return;
889
890         serial_putc('b');
891 #ifdef __ADSPBF60x__
892         if (bfin_read32(DPM0_RESTORE0) != 0) {
893                 uint32_t reg = bfin_read_DMC0_CTL();
894                 reg &= ~0x8;
895                 bfin_write_DMC0_CTL(reg);
896
897                 while ((bfin_read_DMC0_STAT() & 0x8))
898                         continue;
899                 while (!(bfin_read_DMC0_STAT() & 0x1))
900                         continue;
901
902                 serial_putc('z');
903                 uint32_t *hibernate_magic = bfin_read32(DPM0_RESTORE4);
904                 SSYNC(); /* make sure memory controller is done */
905                 if (hibernate_magic[0] == 0xDEADBEEF) {
906                         serial_putc('c');
907                         SSYNC();
908                         bfin_write_EVT15(hibernate_magic[1]);
909                         bfin_write_IMASK(EVT_IVG15);
910                         __asm__ __volatile__ (
911                                 /* load reti early to avoid anomaly 281 */
912                                 "reti = %2;"
913                                 /* clear hibernate magic */
914                                 "[%0] = %1;"
915                                 /* load stack pointer */
916                                 "SP = [%0 + 8];"
917                                 /* lower ourselves from reset ivg to ivg15 */
918                                 "raise 15;"
919                                 "nop;nop;nop;"
920                                 "rti;"
921                                 :
922                                 : "p"(hibernate_magic),
923                                 "d"(0x2000 /* jump.s 0 */),
924                                 "d"(0xffa00000)
925                         );
926                 }
927
928
929         }
930 #else
931         /* Are we coming out of hibernate (suspend to memory) ?
932          * The memory layout is:
933          * 0x0: hibernate magic for anomaly 307 (0xDEADBEEF)
934          * 0x4: return address
935          * 0x8: stack pointer
936          *
937          * SCKELOW is unreliable on older parts (anomaly 307)
938          */
939         if (ANOMALY_05000307 || vr_ctl & 0x8000) {
940                 uint32_t *hibernate_magic = 0;
941
942                 SSYNC();
943                 if (hibernate_magic[0] == 0xDEADBEEF) {
944                         serial_putc('c');
945                         bfin_write_EVT15(hibernate_magic[1]);
946                         bfin_write_IMASK(EVT_IVG15);
947                         __asm__ __volatile__ (
948                                 /* load reti early to avoid anomaly 281 */
949                                 "reti = %0;"
950                                 /* clear hibernate magic */
951                                 "[%0] = %1;"
952                                 /* load stack pointer */
953                                 "SP = [%0 + 8];"
954                                 /* lower ourselves from reset ivg to ivg15 */
955                                 "raise 15;"
956                                 "rti;"
957                                 :
958                                 : "p"(hibernate_magic), "d"(0x2000 /* jump.s 0 */)
959                         );
960                 }
961                 serial_putc('d');
962         }
963 #endif
964
965         serial_putc('e');
966 }
967
968 BOOTROM_CALLED_FUNC_ATTR
969 void initcode(ADI_BOOT_DATA *bs)
970 {
971         ADI_BOOT_DATA bootstruct_scratch;
972
973         /* Setup NMI handler before anything else */
974         program_nmi_handler();
975
976         serial_init();
977
978         serial_putc('A');
979
980         /* If the bootstruct is NULL, then it's because we're loading
981          * dynamically and not via LDR (bootrom).  So set the struct to
982          * some scratch space.
983          */
984         if (!bs)
985                 bs = &bootstruct_scratch;
986
987         serial_putc('B');
988         bool put_into_srfs = maybe_self_refresh(bs);
989
990         serial_putc('C');
991         uint sdivB, divB, vcoB;
992         program_early_devices(bs, &sdivB, &divB, &vcoB);
993
994         serial_putc('D');
995         u16 vr_ctl = program_clocks(bs, put_into_srfs);
996
997         serial_putc('E');
998         update_serial_clocks(bs, sdivB, divB, vcoB);
999
1000         serial_putc('F');
1001         program_memory_controller(bs, put_into_srfs);
1002
1003         serial_putc('G');
1004         check_hibernation(bs, vr_ctl, put_into_srfs);
1005
1006         serial_putc('H');
1007         program_async_controller(bs);
1008
1009 #ifdef CONFIG_BFIN_BOOTROM_USES_EVT1
1010         serial_putc('I');
1011         /* Tell the bootrom where our entry point is so that it knows
1012          * where to jump to when finishing processing the LDR.  This
1013          * allows us to avoid small jump blocks in the LDR, and also
1014          * works around anomaly 05000389 (init address in external
1015          * memory causes bootrom to trigger external addressing IVHW).
1016          */
1017         if (CONFIG_BFIN_BOOT_MODE != BFIN_BOOT_BYPASS)
1018                 bfin_write_EVT1(CONFIG_SYS_MONITOR_BASE);
1019 #endif
1020
1021         serial_putc('>');
1022         serial_putc('\n');
1023
1024         serial_deinit();
1025 }