1 // SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
3 * Copyright (C) 2018, STMicroelectronics - All Rights Reserved
12 #include <asm/secure.h>
14 #define BOOT_API_A7_CORE0_MAGIC_NUMBER 0xCA7FACE0
15 #define BOOT_API_A7_CORE1_MAGIC_NUMBER 0xCA7FACE1
17 #define MPIDR_AFF0 GENMASK(7, 0)
19 #define RCC_MP_GRSTCSETR (STM32_RCC_BASE + 0x0404)
20 #define RCC_MP_GRSTCSETR_MPUP1RST BIT(5)
21 #define RCC_MP_GRSTCSETR_MPUP0RST BIT(4)
22 #define RCC_MP_GRSTCSETR_MPSYSRST BIT(0)
24 #define STM32MP1_PSCI_NR_CPUS 2
25 #if STM32MP1_PSCI_NR_CPUS > CONFIG_ARMV7_PSCI_NR_CPUS
26 #error "invalid value for CONFIG_ARMV7_PSCI_NR_CPUS"
29 u8 psci_state[STM32MP1_PSCI_NR_CPUS] __secure_data = {
30 PSCI_AFFINITY_LEVEL_ON,
31 PSCI_AFFINITY_LEVEL_OFF};
33 void __secure psci_set_state(int cpu, u8 state)
35 psci_state[cpu] = state;
40 static u32 __secure stm32mp_get_gicd_base_address(void)
44 /* get the GIC base address from the CBAR register */
45 asm("mrc p15, 4, %0, c15, c0, 0\n" : "=r" (periphbase));
47 return (periphbase & CBAR_MASK) + GIC_DIST_OFFSET;
50 static void __secure stm32mp_smp_kick_all_cpus(void)
54 gic_dist_addr = stm32mp_get_gicd_base_address();
56 /* kick all CPUs (except this one) by writing to GICD_SGIR */
57 writel(1U << 24, gic_dist_addr + GICD_SGIR);
60 void __secure psci_arch_cpu_entry(void)
62 u32 cpu = psci_get_cpu_id();
64 psci_set_state(cpu, PSCI_AFFINITY_LEVEL_ON);
67 int __secure psci_features(u32 function_id, u32 psci_fid)
70 case ARM_PSCI_0_2_FN_PSCI_VERSION:
71 case ARM_PSCI_0_2_FN_CPU_OFF:
72 case ARM_PSCI_0_2_FN_CPU_ON:
73 case ARM_PSCI_0_2_FN_AFFINITY_INFO:
74 case ARM_PSCI_0_2_FN_MIGRATE_INFO_TYPE:
75 case ARM_PSCI_0_2_FN_SYSTEM_OFF:
76 case ARM_PSCI_0_2_FN_SYSTEM_RESET:
79 return ARM_PSCI_RET_NI;
82 unsigned int __secure psci_version(u32 function_id)
84 return ARM_PSCI_VER_1_0;
87 int __secure psci_affinity_info(u32 function_id, u32 target_affinity,
88 u32 lowest_affinity_level)
90 u32 cpu = target_affinity & MPIDR_AFF0;
92 if (lowest_affinity_level > 0)
93 return ARM_PSCI_RET_INVAL;
95 if (target_affinity & ~MPIDR_AFF0)
96 return ARM_PSCI_RET_INVAL;
98 if (cpu >= STM32MP1_PSCI_NR_CPUS)
99 return ARM_PSCI_RET_INVAL;
101 return psci_state[cpu];
104 int __secure psci_migrate_info_type(u32 function_id)
106 /* Trusted OS is either not present or does not require migration */
110 int __secure psci_cpu_on(u32 function_id, u32 target_cpu, u32 pc,
113 u32 cpu = target_cpu & MPIDR_AFF0;
115 if (target_cpu & ~MPIDR_AFF0)
116 return ARM_PSCI_RET_INVAL;
118 if (cpu >= STM32MP1_PSCI_NR_CPUS)
119 return ARM_PSCI_RET_INVAL;
121 if (psci_state[cpu] == PSCI_AFFINITY_LEVEL_ON)
122 return ARM_PSCI_RET_ALREADY_ON;
124 /* store target PC and context id*/
125 psci_save(cpu, pc, context_id);
127 /* write entrypoint in backup RAM register */
128 writel((u32)&psci_cpu_entry, TAMP_BACKUP_BRANCH_ADDRESS);
129 psci_set_state(cpu, PSCI_AFFINITY_LEVEL_ON_PENDING);
131 /* write magic number in backup register */
133 writel(BOOT_API_A7_CORE1_MAGIC_NUMBER,
134 TAMP_BACKUP_MAGIC_NUMBER);
136 writel(BOOT_API_A7_CORE0_MAGIC_NUMBER,
137 TAMP_BACKUP_MAGIC_NUMBER);
139 stm32mp_smp_kick_all_cpus();
141 return ARM_PSCI_RET_SUCCESS;
144 int __secure psci_cpu_off(u32 function_id)
148 cpu = psci_get_cpu_id();
150 psci_cpu_off_common();
151 psci_set_state(cpu, PSCI_AFFINITY_LEVEL_OFF);
153 /* reset core: wfi is managed by BootRom */
155 writel(RCC_MP_GRSTCSETR_MPUP1RST, RCC_MP_GRSTCSETR);
157 writel(RCC_MP_GRSTCSETR_MPUP0RST, RCC_MP_GRSTCSETR);
159 /* just waiting reset */
164 void __secure psci_system_reset(u32 function_id)
167 writel(RCC_MP_GRSTCSETR_MPSYSRST, RCC_MP_GRSTCSETR);
168 /* just waiting reset */
173 void __secure psci_system_off(u32 function_id)
175 /* System Off is not managed, waiting user power off
176 * TODO: handle I2C write in PMIC Main Control register bit 0 = SWOFF