2 * (C) Copyright 2015 Google, Inc
4 * SPDX-License-Identifier: GPL-2.0+
8 #include <debug_uart.h>
17 #include <asm/arch/clock.h>
18 #include <asm/arch/hardware.h>
19 #include <asm/arch/periph.h>
20 #include <asm/arch/sdram.h>
21 #include <asm/arch/timer.h>
22 #include <dm/pinctrl.h>
26 #include <power/regulator.h>
28 DECLARE_GLOBAL_DATA_PTR;
30 u32 spl_boot_device(void)
32 #if !CONFIG_IS_ENABLED(OF_PLATDATA)
33 const void *blob = gd->fdt_blob;
39 bootdev = fdtdec_get_config_string(blob, "u-boot,boot0");
40 debug("Boot device %s\n", bootdev);
44 node = fdt_path_offset(blob, bootdev);
46 debug("node=%d\n", node);
49 ret = device_get_global_by_of_offset(node, &dev);
51 debug("device at node %s/%d not found: %d\n", bootdev, node,
55 debug("Found device %s\n", dev->name);
56 switch (device_get_uclass_id(dev)) {
57 case UCLASS_SPI_FLASH:
58 return BOOT_DEVICE_SPI;
60 return BOOT_DEVICE_MMC1;
62 debug("Booting from device uclass '%s' not supported\n",
63 dev_get_uclass_name(dev));
67 #elif defined(CONFIG_TARGET_CHROMEBOOK_JERRY) || \
68 defined(CONFIG_TARGET_CHROMEBIT_MICKEY)
69 return BOOT_DEVICE_SPI;
71 return BOOT_DEVICE_MMC1;
74 u32 spl_boot_mode(const u32 boot_device)
76 return MMCSD_MODE_RAW;
79 /* read L2 control register (L2CTLR) */
80 static inline uint32_t read_l2ctlr(void)
84 asm volatile ("mrc p15, 1, %0, c9, c0, 2" : "=r" (val));
89 /* write L2 control register (L2CTLR) */
90 static inline void write_l2ctlr(uint32_t val)
93 * Note: L2CTLR can only be written when the L2 memory system
94 * is idle, ie before the MMU is enabled.
96 asm volatile("mcr p15, 1, %0, c9, c0, 2" : : "r" (val) : "memory");
100 static void configure_l2ctlr(void)
104 l2ctlr = read_l2ctlr();
105 l2ctlr &= 0xfffc0000; /* clear bit0~bit17 */
108 * Data RAM write latency: 2 cycles
109 * Data RAM read latency: 2 cycles
110 * Data RAM setup latency: 1 cycle
111 * Tag RAM write latency: 1 cycle
112 * Tag RAM read latency: 1 cycle
113 * Tag RAM setup latency: 1 cycle
115 l2ctlr |= (1 << 3 | 1 << 0);
116 write_l2ctlr(l2ctlr);
119 #ifdef CONFIG_SPL_MMC_SUPPORT
120 static int configure_emmc(struct udevice *pinctrl)
122 #if defined(CONFIG_TARGET_CHROMEBOOK_JERRY)
124 struct gpio_desc desc;
127 pinctrl_request_noflags(pinctrl, PERIPH_ID_EMMC);
130 * TODO(sjg@chromium.org): Pick this up from device tree or perhaps
131 * use the EMMC_PWREN setting.
133 ret = dm_gpio_lookup_name("D9", &desc);
135 debug("gpio ret=%d\n", ret);
138 ret = dm_gpio_request(&desc, "emmc_pwren");
140 debug("gpio_request ret=%d\n", ret);
143 ret = dm_gpio_set_dir_flags(&desc, GPIOD_IS_OUT);
145 debug("gpio dir ret=%d\n", ret);
148 ret = dm_gpio_set_value(&desc, 1);
150 debug("gpio value ret=%d\n", ret);
157 extern void back_to_bootrom(void);
158 void board_init_f(ulong dummy)
160 struct udevice *pinctrl;
164 /* Example code showing how to enable the debug UART on RK3288 */
166 #include <asm/arch/grf_rk3288.h>
167 /* Enable early UART on the RK3288 */
168 #define GRF_BASE 0xff770000
169 struct rk3288_grf * const grf = (void *)GRF_BASE;
171 rk_clrsetreg(&grf->gpio7ch_iomux, GPIO7C7_MASK << GPIO7C7_SHIFT |
172 GPIO7C6_MASK << GPIO7C6_SHIFT,
173 GPIO7C7_UART2DBG_SOUT << GPIO7C7_SHIFT |
174 GPIO7C6_UART2DBG_SIN << GPIO7C6_SHIFT);
176 * Debug UART can be used from here if required:
181 * printascii("string");
188 debug("spl_init() failed: %d\n", ret);
192 rockchip_timer_init();
195 ret = rockchip_get_clk(&dev);
197 debug("CLK init failed: %d\n", ret);
201 ret = uclass_get_device(UCLASS_PINCTRL, 0, &pinctrl);
203 debug("Pinctrl init failed: %d\n", ret);
207 ret = uclass_get_device(UCLASS_RAM, 0, &dev);
209 debug("DRAM init failed: %d\n", ret);
212 #if defined(CONFIG_ROCKCHIP_SPL_BACK_TO_BROM) && !defined(CONFIG_SPL_BOARD_INIT)
217 static int setup_led(void)
219 #ifdef CONFIG_SPL_LED
224 led_name = fdtdec_get_config_string(gd->fdt_blob, "u-boot,boot-led");
227 ret = led_get_by_label(led_name, &dev);
229 debug("%s: get=%d\n", __func__, ret);
232 ret = led_set_on(dev, 1);
240 void spl_board_init(void)
242 struct udevice *pinctrl;
248 debug("LED ret=%d\n", ret);
252 ret = uclass_get_device(UCLASS_PINCTRL, 0, &pinctrl);
254 debug("%s: Cannot find pinctrl device\n", __func__);
258 #ifdef CONFIG_SPL_MMC_SUPPORT
259 ret = pinctrl_request_noflags(pinctrl, PERIPH_ID_SDCARD);
261 debug("%s: Failed to set up SD card\n", __func__);
264 ret = configure_emmc(pinctrl);
266 debug("%s: Failed to set up eMMC\n", __func__);
271 /* Enable debug UART */
272 ret = pinctrl_request_noflags(pinctrl, PERIPH_ID_UART_DBG);
274 debug("%s: Failed to set up console UART\n", __func__);
278 preloader_console_init();
279 #ifdef CONFIG_ROCKCHIP_SPL_BACK_TO_BROM
284 printf("spl_board_init: Error %d\n", ret);
286 /* No way to report error here */