1 // SPDX-License-Identifier: GPL-2.0+
3 * (C) Copyright 2015 Google, Inc
8 #include <debug_uart.h>
18 #include <asm/arch-rockchip/bootrom.h>
19 #include <asm/arch-rockchip/clock.h>
20 #include <asm/arch-rockchip/grf_rk3188.h>
21 #include <asm/arch-rockchip/hardware.h>
22 #include <asm/arch-rockchip/periph.h>
23 #include <asm/arch-rockchip/pmu_rk3188.h>
24 #include <asm/arch-rockchip/sdram.h>
25 #include <asm/arch-rockchip/timer.h>
26 #include <dm/pinctrl.h>
30 #include <power/regulator.h>
32 DECLARE_GLOBAL_DATA_PTR;
34 u32 spl_boot_device(void)
36 #if !CONFIG_IS_ENABLED(OF_PLATDATA)
37 const void *blob = gd->fdt_blob;
43 bootdev = fdtdec_get_config_string(blob, "u-boot,boot0");
44 debug("Boot device %s\n", bootdev);
48 node = fdt_path_offset(blob, bootdev);
50 debug("node=%d\n", node);
53 ret = device_get_global_by_ofnode(offset_to_ofnode(node), &dev);
55 debug("device at node %s/%d not found: %d\n", bootdev, node,
59 debug("Found device %s\n", dev->name);
60 switch (device_get_uclass_id(dev)) {
61 case UCLASS_SPI_FLASH:
62 return BOOT_DEVICE_SPI;
64 return BOOT_DEVICE_MMC1;
66 debug("Booting from device uclass '%s' not supported\n",
67 dev_get_uclass_name(dev));
72 return BOOT_DEVICE_MMC1;
75 static int setup_arm_clock(void)
81 ret = rockchip_get_clk(&dev);
86 ret = clk_request(dev, &clk);
90 ret = clk_set_rate(&clk, 600000000);
96 void board_init_f(ulong dummy)
101 #ifdef CONFIG_DEBUG_UART
103 * Debug UART can be used from here if required:
108 * printascii("string");
111 printascii("U-Boot SPL board init");
114 #ifdef CONFIG_ROCKCHIP_USB_UART
115 rk_clrsetreg(&grf->uoc0_con[0],
116 SIDDQ_MASK | UOC_DISABLE_MASK | COMMON_ON_N_MASK,
117 1 << SIDDQ_SHIFT | 1 << UOC_DISABLE_SHIFT |
118 1 << COMMON_ON_N_SHIFT);
119 rk_clrsetreg(&grf->uoc0_con[2],
120 SOFT_CON_SEL_MASK, 1 << SOFT_CON_SEL_SHIFT);
121 rk_clrsetreg(&grf->uoc0_con[3],
122 OPMODE_MASK | XCVRSELECT_MASK |
123 TERMSEL_FULLSPEED_MASK | SUSPENDN_MASK,
124 OPMODE_NODRIVING << OPMODE_SHIFT |
125 XCVRSELECT_FSTRANSC << XCVRSELECT_SHIFT |
126 1 << TERMSEL_FULLSPEED_SHIFT |
127 1 << SUSPENDN_SHIFT);
128 rk_clrsetreg(&grf->uoc0_con[0],
129 BYPASSSEL_MASK | BYPASSDMEN_MASK,
130 1 << BYPASSSEL_SHIFT | 1 << BYPASSDMEN_SHIFT);
133 ret = spl_early_init();
135 debug("spl_early_init() failed: %d\n", ret);
139 ret = rockchip_get_clk(&dev);
141 debug("CLK init failed: %d\n", ret);
145 ret = uclass_get_device(UCLASS_RAM, 0, &dev);
147 debug("DRAM init failed: %d\n", ret);
152 #if CONFIG_IS_ENABLED(ROCKCHIP_BACK_TO_BROM) && !defined(CONFIG_SPL_BOARD_INIT)
153 back_to_bootrom(BROM_BOOT_NEXTSTAGE);
157 static int setup_led(void)
159 #ifdef CONFIG_SPL_LED
164 led_name = fdtdec_get_config_string(gd->fdt_blob, "u-boot,boot-led");
167 ret = led_get_by_label(led_name, &dev);
169 debug("%s: get=%d\n", __func__, ret);
172 ret = led_set_on(dev, 1);
180 void spl_board_init(void)
186 debug("LED ret=%d\n", ret);
190 preloader_console_init();
191 #if CONFIG_IS_ENABLED(ROCKCHIP_BACK_TO_BROM)
192 back_to_bootrom(BROM_BOOT_NEXTSTAGE);