1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
5 * Based on original Kirkwood support which is
7 * Marvell Semiconductor <www.marvell.com>
8 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
13 #include <asm/arch/cpu.h>
15 DECLARE_GLOBAL_DATA_PTR;
18 * orion5x_sdram_bar - reads SDRAM Base Address Register
20 u32 orion5x_sdram_bar(enum memory_bank bank)
22 struct orion5x_ddr_addr_decode_registers *winregs =
23 (struct orion5x_ddr_addr_decode_registers *)
27 u32 enable = 0x01 & winregs[bank].size;
29 if ((!enable) || (bank > BANK3))
32 result = winregs[bank].base;
37 /* dram_init must store complete ramsize in gd->ram_size */
38 gd->ram_size = get_ram_size(
39 (long *) orion5x_sdram_bar(0),
40 CONFIG_MAX_RAM_BANK_SIZE);
44 int dram_init_banksize(void)
48 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
49 gd->bd->bi_dram[i].start = orion5x_sdram_bar(i);
50 gd->bd->bi_dram[i].size = get_ram_size(
51 (long *) (gd->bd->bi_dram[i].start),
52 CONFIG_MAX_RAM_BANK_SIZE);