2 * TI SATA platform driver
5 * Texas Instruments, <www.ti.com>
7 * SPDX-License-Identifier: GPL-2.0+
13 #include <asm/arch/clock.h>
14 #include <asm/arch/sata.h>
17 #include "pipe3-phy.h"
19 static struct pipe3_dpll_map dpll_map_sata[] = {
20 {12000000, {1000, 7, 4, 6, 0} }, /* 12 MHz */
21 {16800000, {714, 7, 4, 6, 0} }, /* 16.8 MHz */
22 {19200000, {625, 7, 4, 6, 0} }, /* 19.2 MHz */
23 {20000000, {600, 7, 4, 6, 0} }, /* 20 MHz */
24 {26000000, {461, 7, 4, 6, 0} }, /* 26 MHz */
25 {38400000, {312, 7, 4, 6, 0} }, /* 38.4 MHz */
29 struct omap_pipe3 sata_phy = {
30 .pll_ctrl_base = (void __iomem *)TI_SATA_PLLCTRL_BASE,
31 /* .power_reg is updated at runtime */
32 .dpll_map = dpll_map_sata,
35 int init_sata(int dev)
40 sata_phy.power_reg = (void __iomem *)(*ctrl)->control_phy_power_sata;
42 /* Power up the PHY */
43 phy_pipe3_power_on(&sata_phy);
45 /* Enable SATA module, No Idle, No Standby */
46 val = TI_SATA_IDLE_NO | TI_SATA_STANDBY_NO;
47 writel(val, TI_SATA_WRAPPER_BASE + TI_SATA_SYSCONFIG);
49 ret = ahci_init((void __iomem *)DWC_AHSATA_BASE);
54 int reset_sata(int dev)
59 /* On OMAP platforms SATA provides the SCSI subsystem */
66 void scsi_bus_reset(void)
68 ahci_reset((void __iomem *)DWC_AHSATA_BASE);
69 ahci_init((void __iomem *)DWC_AHSATA_BASE);