2 * Timing and Organization details of the ddr device parts used in OMAP5
6 * Texas Instruments, <www.ti.com>
8 * Aneesh V <aneesh@ti.com>
9 * Sricharan R <r.sricharan@ti.com>
11 * SPDX-License-Identifier: GPL-2.0+
15 #include <asm/arch/sys_proto.h>
18 * This file provides details of the LPDDR2 SDRAM parts used on OMAP5
19 * EVM. Since the parts used and geometry are identical for
20 * evm for a given OMAP5 revision, this information is kept
21 * here instead of being in board directory. However the key functions
22 * exported are weakly linked so that they can be over-ridden in the board
23 * directory if there is a OMAP5 board in the future that uses a different
24 * memory device or geometry.
26 * For any new board with different memory devices over-ride one or more
27 * of the following functions as per the CONFIG flags you intend to enable:
28 * - emif_get_reg_dump()
29 * - emif_get_dmm_regs()
30 * - emif_get_device_details()
31 * - emif_get_device_timings()
34 #ifdef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
35 const struct emif_regs emif_regs_532_mhz_2cs = {
36 .sdram_config_init = 0x80800EBA,
37 .sdram_config = 0x808022BA,
38 .ref_ctrl = 0x0000081A,
39 .sdram_tim1 = 0x772F6873,
40 .sdram_tim2 = 0x304a129a,
41 .sdram_tim3 = 0x02f7e45f,
42 .read_idle_ctrl = 0x00050000,
43 .zq_config = 0x000b3215,
44 .temp_alert_config = 0x08000a05,
45 .emif_ddr_phy_ctlr_1_init = 0x0E28420d,
46 .emif_ddr_phy_ctlr_1 = 0x0E28420d,
47 .emif_ddr_ext_phy_ctrl_1 = 0x04020080,
48 .emif_ddr_ext_phy_ctrl_2 = 0x28C518A3,
49 .emif_ddr_ext_phy_ctrl_3 = 0x518A3146,
50 .emif_ddr_ext_phy_ctrl_4 = 0x0014628C,
51 .emif_ddr_ext_phy_ctrl_5 = 0x04010040
54 const struct emif_regs emif_regs_532_mhz_2cs_es2 = {
55 .sdram_config_init = 0x80800EBA,
56 .sdram_config = 0x808022BA,
57 .ref_ctrl = 0x0000081A,
58 .sdram_tim1 = 0x772F6873,
59 .sdram_tim2 = 0x304a129a,
60 .sdram_tim3 = 0x02f7e45f,
61 .read_idle_ctrl = 0x00050000,
62 .zq_config = 0x100b3215,
63 .temp_alert_config = 0x08000a05,
64 .emif_ddr_phy_ctlr_1_init = 0x0E30400d,
65 .emif_ddr_phy_ctlr_1 = 0x0E30400d,
66 .emif_ddr_ext_phy_ctrl_1 = 0x04020080,
67 .emif_ddr_ext_phy_ctrl_2 = 0x28C518A3,
68 .emif_ddr_ext_phy_ctrl_3 = 0x518A3146,
69 .emif_ddr_ext_phy_ctrl_4 = 0x0014628C,
70 .emif_ddr_ext_phy_ctrl_5 = 0xC330CC33,
73 const struct emif_regs emif_regs_266_mhz_2cs = {
74 .sdram_config_init = 0x80800EBA,
75 .sdram_config = 0x808022BA,
76 .ref_ctrl = 0x0000040D,
77 .sdram_tim1 = 0x2A86B419,
78 .sdram_tim2 = 0x1025094A,
79 .sdram_tim3 = 0x026BA22F,
80 .read_idle_ctrl = 0x00050000,
81 .zq_config = 0x000b3215,
82 .temp_alert_config = 0x08000a05,
83 .emif_ddr_phy_ctlr_1_init = 0x0E28420d,
84 .emif_ddr_phy_ctlr_1 = 0x0E28420d,
85 .emif_ddr_ext_phy_ctrl_1 = 0x04020080,
86 .emif_ddr_ext_phy_ctrl_2 = 0x0A414829,
87 .emif_ddr_ext_phy_ctrl_3 = 0x14829052,
88 .emif_ddr_ext_phy_ctrl_4 = 0x000520A4,
89 .emif_ddr_ext_phy_ctrl_5 = 0x04010040
92 const struct emif_regs emif_regs_ddr3_532_mhz_1cs = {
93 .sdram_config_init = 0x61851B32,
94 .sdram_config = 0x61851B32,
96 .ref_ctrl = 0x00001035,
97 .sdram_tim1 = 0xCCCF36B3,
98 .sdram_tim2 = 0x308F7FDA,
99 .sdram_tim3 = 0x027F88A8,
100 .read_idle_ctrl = 0x00050000,
101 .zq_config = 0x0007190B,
102 .temp_alert_config = 0x00000000,
103 .emif_ddr_phy_ctlr_1_init = 0x0020420A,
104 .emif_ddr_phy_ctlr_1 = 0x0024420A,
105 .emif_ddr_ext_phy_ctrl_1 = 0x04040100,
106 .emif_ddr_ext_phy_ctrl_2 = 0x00000000,
107 .emif_ddr_ext_phy_ctrl_3 = 0x00000000,
108 .emif_ddr_ext_phy_ctrl_4 = 0x00000000,
109 .emif_ddr_ext_phy_ctrl_5 = 0x04010040,
110 .emif_rd_wr_lvl_rmp_win = 0x00000000,
111 .emif_rd_wr_lvl_rmp_ctl = 0x80000000,
112 .emif_rd_wr_lvl_ctl = 0x00000000,
113 .emif_rd_wr_exec_thresh = 0x00000305
116 const struct emif_regs emif_regs_ddr3_532_mhz_1cs_es2 = {
117 .sdram_config_init = 0x61851B32,
118 .sdram_config = 0x61851B32,
119 .sdram_config2 = 0x0,
120 .ref_ctrl = 0x00001035,
121 .sdram_tim1 = 0xCCCF36B3,
122 .sdram_tim2 = 0x308F7FDA,
123 .sdram_tim3 = 0x027F88A8,
124 .read_idle_ctrl = 0x00050000,
125 .zq_config = 0x1007190B,
126 .temp_alert_config = 0x00000000,
127 .emif_ddr_phy_ctlr_1_init = 0x0030400A,
128 .emif_ddr_phy_ctlr_1 = 0x0034400A,
129 .emif_ddr_ext_phy_ctrl_1 = 0x04040100,
130 .emif_ddr_ext_phy_ctrl_2 = 0x00000000,
131 .emif_ddr_ext_phy_ctrl_3 = 0x00000000,
132 .emif_ddr_ext_phy_ctrl_4 = 0x00000000,
133 .emif_ddr_ext_phy_ctrl_5 = 0x4350D435,
134 .emif_rd_wr_lvl_rmp_win = 0x00000000,
135 .emif_rd_wr_lvl_rmp_ctl = 0x80000000,
136 .emif_rd_wr_lvl_ctl = 0x00000000,
137 .emif_rd_wr_exec_thresh = 0x40000305
140 const struct dmm_lisa_map_regs lisa_map_4G_x_2_x_2 = {
141 .dmm_lisa_map_0 = 0x0,
142 .dmm_lisa_map_1 = 0x0,
143 .dmm_lisa_map_2 = 0x80740300,
144 .dmm_lisa_map_3 = 0xFF020100,
148 static void emif_get_reg_dump_sdp(u32 emif_nr, const struct emif_regs **regs)
150 switch (omap_revision()) {
152 *regs = &emif_regs_532_mhz_2cs;
155 *regs = &emif_regs_ddr3_532_mhz_1cs;
158 *regs = &emif_regs_532_mhz_2cs_es2;
162 *regs = &emif_regs_ddr3_532_mhz_1cs_es2;
167 void emif_get_reg_dump(u32 emif_nr, const struct emif_regs **regs)
168 __attribute__((weak, alias("emif_get_reg_dump_sdp")));
170 static void emif_get_dmm_regs_sdp(const struct dmm_lisa_map_regs
173 switch (omap_revision()) {
179 *dmm_lisa_regs = &lisa_map_4G_x_2_x_2;
185 void emif_get_dmm_regs(const struct dmm_lisa_map_regs **dmm_lisa_regs)
186 __attribute__((weak, alias("emif_get_dmm_regs_sdp")));
189 static const struct lpddr2_device_details dev_4G_S4_details = {
190 .type = LPDDR2_TYPE_S4,
191 .density = LPDDR2_DENSITY_4Gb,
192 .io_width = LPDDR2_IO_WIDTH_32,
193 .manufacturer = LPDDR2_MANUFACTURER_SAMSUNG
196 static void emif_get_device_details_sdp(u32 emif_nr,
197 struct lpddr2_device_details *cs0_device_details,
198 struct lpddr2_device_details *cs1_device_details)
200 /* EMIF1 & EMIF2 have identical configuration */
201 *cs0_device_details = dev_4G_S4_details;
202 *cs1_device_details = dev_4G_S4_details;
205 void emif_get_device_details(u32 emif_nr,
206 struct lpddr2_device_details *cs0_device_details,
207 struct lpddr2_device_details *cs1_device_details)
208 __attribute__((weak, alias("emif_get_device_details_sdp")));
210 #endif /* CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS */
212 const u32 ext_phy_ctrl_const_base[] = {
235 const u32 ddr3_ext_phy_ctrl_const_base_es1[] = {
258 const u32 ddr3_ext_phy_ctrl_const_base_es2[] = {
281 /* Ext phy ctrl 1-35 regs */
283 dra_ddr3_ext_phy_ctrl_const_base_es1_emif1[] = {
321 /* Ext phy ctrl 1-35 regs */
323 dra_ddr3_ext_phy_ctrl_const_base_es1_emif2[] = {
361 /* Ext phy ctrl 1-35 regs */
363 dra_ddr3_ext_phy_ctrl_const_base_666MHz[] = {
401 const u32 dra_ddr3_ext_phy_ctrl_const_base_666MHz_es2[] = {
440 const struct lpddr2_mr_regs mr_regs = {
441 .mr1 = MR1_BL_8_BT_SEQ_WRAP_EN_NWR_8,
444 .mr10 = MR10_ZQ_ZQINIT,
445 .mr16 = MR16_REF_FULL_ARRAY
448 void __weak emif_get_ext_phy_ctrl_const_regs(u32 emif_nr,
452 switch (omap_revision()) {
455 *regs = ext_phy_ctrl_const_base;
456 *size = ARRAY_SIZE(ext_phy_ctrl_const_base);
459 *regs = ddr3_ext_phy_ctrl_const_base_es1;
460 *size = ARRAY_SIZE(ddr3_ext_phy_ctrl_const_base_es1);
463 *regs = ddr3_ext_phy_ctrl_const_base_es2;
464 *size = ARRAY_SIZE(ddr3_ext_phy_ctrl_const_base_es2);
470 *regs = dra_ddr3_ext_phy_ctrl_const_base_es1_emif1;
472 ARRAY_SIZE(dra_ddr3_ext_phy_ctrl_const_base_es1_emif1);
474 *regs = dra_ddr3_ext_phy_ctrl_const_base_es1_emif2;
476 ARRAY_SIZE(dra_ddr3_ext_phy_ctrl_const_base_es1_emif2);
480 *regs = dra_ddr3_ext_phy_ctrl_const_base_666MHz;
481 *size = ARRAY_SIZE(dra_ddr3_ext_phy_ctrl_const_base_666MHz);
485 *regs = dra_ddr3_ext_phy_ctrl_const_base_666MHz_es2;
486 *size = ARRAY_SIZE(dra_ddr3_ext_phy_ctrl_const_base_666MHz_es2);
489 *regs = ddr3_ext_phy_ctrl_const_base_es2;
490 *size = ARRAY_SIZE(ddr3_ext_phy_ctrl_const_base_es2);
495 void get_lpddr2_mr_regs(const struct lpddr2_mr_regs **regs)
500 static void do_ext_phy_settings_omap5(u32 base, const struct emif_regs *regs)
502 u32 *ext_phy_ctrl_base = 0;
503 u32 *emif_ext_phy_ctrl_base = 0;
505 const u32 *ext_phy_ctrl_const_regs;
509 emif_nr = (base == EMIF1_BASE) ? 1 : 2;
511 struct emif_reg_struct *emif = (struct emif_reg_struct *)base;
513 ext_phy_ctrl_base = (u32 *) &(regs->emif_ddr_ext_phy_ctrl_1);
514 emif_ext_phy_ctrl_base = (u32 *) &(emif->emif_ddr_ext_phy_ctrl_1);
516 /* Configure external phy control timing registers */
517 for (i = 0; i < EMIF_EXT_PHY_CTRL_TIMING_REG; i++) {
518 writel(*ext_phy_ctrl_base, emif_ext_phy_ctrl_base++);
519 /* Update shadow registers */
520 writel(*ext_phy_ctrl_base++, emif_ext_phy_ctrl_base++);
524 * external phy 6-24 registers do not change with
527 emif_get_ext_phy_ctrl_const_regs(emif_nr,
528 &ext_phy_ctrl_const_regs, &size);
530 for (i = 0; i < size; i++) {
531 writel(ext_phy_ctrl_const_regs[i],
532 emif_ext_phy_ctrl_base++);
533 /* Update shadow registers */
534 writel(ext_phy_ctrl_const_regs[i],
535 emif_ext_phy_ctrl_base++);
539 static void do_ext_phy_settings_dra7(u32 base, const struct emif_regs *regs)
541 struct emif_reg_struct *emif = (struct emif_reg_struct *)base;
542 u32 *emif_ext_phy_ctrl_base = 0;
544 const u32 *ext_phy_ctrl_const_regs;
545 u32 i, hw_leveling, size, phy;
547 emif_nr = (base == EMIF1_BASE) ? 1 : 2;
549 hw_leveling = regs->emif_rd_wr_lvl_rmp_ctl >> EMIF_REG_RDWRLVL_EN_SHIFT;
550 phy = regs->emif_ddr_phy_ctlr_1_init;
552 emif_ext_phy_ctrl_base = (u32 *)&(emif->emif_ddr_ext_phy_ctrl_1);
554 emif_get_ext_phy_ctrl_const_regs(emif_nr,
555 &ext_phy_ctrl_const_regs, &size);
557 writel(ext_phy_ctrl_const_regs[0], &emif_ext_phy_ctrl_base[0]);
558 writel(ext_phy_ctrl_const_regs[0], &emif_ext_phy_ctrl_base[1]);
561 * Copy the predefined PHY register values
562 * if leveling is disabled.
564 if (phy & EMIF_DDR_PHY_CTRL_1_RDLVLGATE_MASK_MASK)
565 for (i = 1; i < 6; i++) {
566 writel(ext_phy_ctrl_const_regs[i],
567 &emif_ext_phy_ctrl_base[i * 2]);
568 writel(ext_phy_ctrl_const_regs[i],
569 &emif_ext_phy_ctrl_base[i * 2 + 1]);
572 if (phy & EMIF_DDR_PHY_CTRL_1_RDLVL_MASK_MASK)
573 for (i = 6; i < 11; i++) {
574 writel(ext_phy_ctrl_const_regs[i],
575 &emif_ext_phy_ctrl_base[i * 2]);
576 writel(ext_phy_ctrl_const_regs[i],
577 &emif_ext_phy_ctrl_base[i * 2 + 1]);
580 if (phy & EMIF_DDR_PHY_CTRL_1_WRLVL_MASK_MASK)
581 for (i = 11; i < 25; i++) {
582 writel(ext_phy_ctrl_const_regs[i],
583 &emif_ext_phy_ctrl_base[i * 2]);
584 writel(ext_phy_ctrl_const_regs[i],
585 &emif_ext_phy_ctrl_base[i * 2 + 1]);
590 * Write the init value for HW levling to occur
592 for (i = 21; i < 35; i++) {
593 writel(ext_phy_ctrl_const_regs[i],
594 &emif_ext_phy_ctrl_base[i * 2]);
595 writel(ext_phy_ctrl_const_regs[i],
596 &emif_ext_phy_ctrl_base[i * 2 + 1]);
601 void do_ext_phy_settings(u32 base, const struct emif_regs *regs)
604 do_ext_phy_settings_omap5(base, regs);
606 do_ext_phy_settings_dra7(base, regs);
609 #ifndef CONFIG_SYS_DEFAULT_LPDDR2_TIMINGS
610 static const struct lpddr2_ac_timings timings_jedec_532_mhz = {
611 .max_freq = 532000000,
633 static const struct lpddr2_min_tck min_tck = {
648 static const struct lpddr2_ac_timings *ac_timings[MAX_NUM_SPEEDBINS] = {
649 &timings_jedec_532_mhz
652 static const struct lpddr2_device_timings dev_4G_S4_timings = {
653 .ac_timings = ac_timings,
658 * List of status registers to be controlled back to control registers
659 * after initial leveling
662 const struct read_write_regs omap5_bug_00339_regs[] = {
677 const struct read_write_regs dra_bug_00339_regs[] = {
700 const struct read_write_regs *get_bug_regs(u32 *iterations)
702 const struct read_write_regs *bug_00339_regs_ptr = NULL;
704 switch (omap_revision()) {
709 bug_00339_regs_ptr = omap5_bug_00339_regs;
710 *iterations = sizeof(omap5_bug_00339_regs)/
711 sizeof(omap5_bug_00339_regs[0]);
719 bug_00339_regs_ptr = dra_bug_00339_regs;
720 *iterations = sizeof(dra_bug_00339_regs)/
721 sizeof(dra_bug_00339_regs[0]);
724 printf("\n Error: UnKnown SOC");
727 return bug_00339_regs_ptr;
730 void emif_get_device_timings_sdp(u32 emif_nr,
731 const struct lpddr2_device_timings **cs0_device_timings,
732 const struct lpddr2_device_timings **cs1_device_timings)
734 /* Identical devices on EMIF1 & EMIF2 */
735 *cs0_device_timings = &dev_4G_S4_timings;
736 *cs1_device_timings = &dev_4G_S4_timings;
739 void emif_get_device_timings(u32 emif_nr,
740 const struct lpddr2_device_timings **cs0_device_timings,
741 const struct lpddr2_device_timings **cs1_device_timings)
742 __attribute__((weak, alias("emif_get_device_timings_sdp")));
744 #endif /* CONFIG_SYS_DEFAULT_LPDDR2_TIMINGS */