4 * AM33XX emif4 configuration file
6 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
8 * SPDX-License-Identifier: GPL-2.0+
12 #include <asm/arch/cpu.h>
13 #include <asm/arch/ddr_defs.h>
14 #include <asm/arch/hardware.h>
15 #include <asm/arch/clock.h>
16 #include <asm/arch/sys_proto.h>
20 static struct vtp_reg *vtpreg[2] = {
21 (struct vtp_reg *)VTP0_CTRL_ADDR,
22 (struct vtp_reg *)VTP1_CTRL_ADDR};
24 static struct ddr_ctrl *ddrctrl = (struct ddr_ctrl *)DDR_CTRL_ADDR;
27 static struct ddr_ctrl *ddrctrl = (struct ddr_ctrl *)DDR_CTRL_ADDR;
28 static struct cm_device_inst *cm_device =
29 (struct cm_device_inst *)CM_DEVICE_INST;
33 void config_dmm(const struct dmm_lisa_map_regs *regs)
35 struct dmm_lisa_map_regs *hw_lisa_map_regs =
36 (struct dmm_lisa_map_regs *)DMM_BASE;
40 writel(0, &hw_lisa_map_regs->dmm_lisa_map_3);
41 writel(0, &hw_lisa_map_regs->dmm_lisa_map_2);
42 writel(0, &hw_lisa_map_regs->dmm_lisa_map_1);
43 writel(0, &hw_lisa_map_regs->dmm_lisa_map_0);
45 writel(regs->dmm_lisa_map_3, &hw_lisa_map_regs->dmm_lisa_map_3);
46 writel(regs->dmm_lisa_map_2, &hw_lisa_map_regs->dmm_lisa_map_2);
47 writel(regs->dmm_lisa_map_1, &hw_lisa_map_regs->dmm_lisa_map_1);
48 writel(regs->dmm_lisa_map_0, &hw_lisa_map_regs->dmm_lisa_map_0);
52 static void config_vtp(int nr)
54 writel(readl(&vtpreg[nr]->vtp0ctrlreg) | VTP_CTRL_ENABLE,
55 &vtpreg[nr]->vtp0ctrlreg);
56 writel(readl(&vtpreg[nr]->vtp0ctrlreg) & (~VTP_CTRL_START_EN),
57 &vtpreg[nr]->vtp0ctrlreg);
58 writel(readl(&vtpreg[nr]->vtp0ctrlreg) | VTP_CTRL_START_EN,
59 &vtpreg[nr]->vtp0ctrlreg);
62 while ((readl(&vtpreg[nr]->vtp0ctrlreg) & VTP_CTRL_READY) !=
67 void __weak ddr_pll_config(unsigned int ddrpll_m)
71 void config_ddr(unsigned int pll, const struct ctrl_ioregs *ioregs,
72 const struct ddr_data *data, const struct cmd_control *ctrl,
73 const struct emif_regs *regs, int nr)
77 config_cmd_ctrl(ctrl, nr);
79 config_ddr_data(data, nr);
81 config_io_ctrl(ioregs);
83 /* Set CKE to be controlled by EMIF/DDR PHY */
84 writel(DDR_CKE_CTRL_NORMAL, &ddrctrl->ddrckectrl);
88 writel(readl(&cm_device->cm_dll_ctrl) & ~0x1, &cm_device->cm_dll_ctrl);
89 while ((readl(&cm_device->cm_dll_ctrl) & CM_DLL_READYST) == 0)
92 config_io_ctrl(ioregs);
94 /* Set CKE to be controlled by EMIF/DDR PHY */
95 writel(DDR_CKE_CTRL_NORMAL, &ddrctrl->ddrckectrl);
97 if (emif_sdram_type(regs->sdram_config) == EMIF_SDRAM_TYPE_DDR3)
98 #ifndef CONFIG_SPL_RTC_DDR_SUPPORT
99 /* Allow EMIF to control DDR_RESET */
100 writel(0x00000000, &ddrctrl->ddrioctrl);
102 /* Override EMIF DDR_RESET control */
103 writel(0x80000000, &ddrctrl->ddrioctrl);
104 #endif /* CONFIG_SPL_RTC_DDR_SUPPORT */
107 /* Program EMIF instance */
108 config_ddr_phy(regs, nr);
109 set_sdram_timings(regs, nr);
110 if (get_emif_rev(EMIF1_BASE) == EMIF_4D5)
111 config_sdram_emif4d5(regs, nr);
113 config_sdram(regs, nr);