2 * (C) Copyright 2017 Rockchip Electronics Co., Ltd
3 * Author: Andy Yan <andy.yan@rock-chips.com>
4 * SPDX-License-Identifier: GPL-2.0+
6 #ifndef _ASM_ARCH_CRU_RK3368_H
7 #define _ASM_ARCH_CRU_RK3368_H
12 /* RK3368 clock numbers */
30 unsigned int reserved[0x28];
31 unsigned int clksel_con[56];
32 unsigned int reserved1[8];
33 unsigned int clkgate_con[25];
34 unsigned int reserved2[7];
35 unsigned int glb_srst_fst_val;
36 unsigned int glb_srst_snd_val;
37 unsigned int reserved3[0x1e];
38 unsigned int softrst_con[15];
39 unsigned int reserved4[0x11];
40 unsigned int misc_con;
41 unsigned int glb_cnt_th;
42 unsigned int glb_rst_con;
43 unsigned int glb_rst_st;
44 unsigned int reserved5[0x1c];
45 unsigned int sdmmc_con[2];
46 unsigned int sdio0_con[2];
47 unsigned int sdio1_con[2];
48 unsigned int emmc_con[2];
50 check_member(rk3368_cru, emmc_con[1], 0x41c);
52 struct rk3368_clk_priv {
53 struct rk3368_cru *cru;
61 PLL_NR_MASK = GENMASK(13, 8),
63 PLL_OD_MASK = GENMASK(3, 0),
66 PLL_LOCK_STA = BIT(31),
68 PLL_NF_MASK = GENMASK(12, 0),
72 PLL_BWADJ_MASK = GENMASK(11, 0),
76 PLL_MODE_MASK = GENMASK(9, 8),
79 PLL_MODE_DEEP_SLOW = 3,
82 PLL_RESET_MASK = GENMASK(5, 5),
85 MCU_STCLK_DIV_SHIFT = 8,
86 MCU_STCLK_DIV_MASK = GENMASK(10, 8),
87 MCU_PLL_SEL_SHIFT = 7,
88 MCU_PLL_SEL_MASK = BIT(7),
91 MCU_CLK_DIV_SHIFT = 0,
92 MCU_CLK_DIV_MASK = GENMASK(4, 0),
95 MMC_PLL_SEL_SHIFT = 8,
96 MMC_PLL_SEL_MASK = GENMASK(9, 8),
99 MMC_PLL_SEL_USBPHY_480M,
101 MMC_CLK_DIV_SHIFT = 0,
102 MMC_CLK_DIV_MASK = GENMASK(6, 0),
105 MCU_PO_SRST_MASK = BIT(13),
106 MCU_SYS_SRST_MASK = BIT(12),
109 PMU_GLB_SRST_CTRL_SHIFT = 2,
110 PMU_GLB_SRST_CTRL_MASK = GENMASK(3, 2),
111 PMU_RST_BY_FST_GLB_SRST = 0,
112 PMU_RST_BY_SND_GLB_SRST = 1,
114 WDT_GLB_SRST_CTRL_SHIFT = 1,
115 WDT_GLB_SRST_CTRL_MASK = BIT(1),
116 WDT_TRIGGER_SND_GLB_SRST = 0,
117 WDT_TRIGGER_FST_GLB_SRST = 1,
118 TSADC_GLB_SRST_CTRL_SHIFT = 0,
119 TSADC_GLB_SRST_CTRL_MASK = BIT(0),
120 TSADC_TRIGGER_SND_GLB_SRST = 0,
121 TSADC_TRIGGER_FST_GLB_SRST = 1,