2 * (C) Copyright 2009 Freescale Semiconductor, Inc.
4 * See file CREDITS for list of people who contributed to this
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 #ifndef __ARCH_ARM_MACH_MX51_CRM_REGS_H__
24 #define __ARCH_ARM_MACH_MX51_CRM_REGS_H__
26 #define MXC_CCM_BASE CCM_BASE_ADDR
28 /* DPLL register mapping structure */
44 /* Register maping of CCM*/
50 u32 cacrr; /* 0x0010*/
54 u32 cscmr2; /* 0x0020 */
58 u32 cdcdr; /* 0x0030 */
62 u32 cscdr4; /* 0x0040 */
66 u32 ctor; /* 0x0050 */
70 u32 ccosr; /* 0x0060 */
74 u32 CCGR2; /* 0x0070 */
78 u32 CCGR6; /* 0x0080 */
80 u32 CCGR7; /* 0x0084 */
85 /* Define the bits in register CACRR */
86 #define MXC_CCM_CACRR_ARM_PODF_OFFSET 0
87 #define MXC_CCM_CACRR_ARM_PODF_MASK 0x7
88 #define MXC_CCM_CACRR_ARM_PODF(v) ((v) & 0x7)
89 #define MXC_CCM_CACRR_ARM_PODF_RD(r) ((r) & 0x7)
91 /* Define the bits in register CBCDR */
92 #define MXC_CCM_CBCDR_DDR_HIFREQ_SEL (0x1 << 30)
93 #define MXC_CCM_CBCDR_DDR_PODF_OFFSET 27
94 #define MXC_CCM_CBCDR_DDR_PODF_MASK (0x7 << 27)
95 #define MXC_CCM_CBCDR_DDR_PODF(v) (((v) & 0x7) << 27)
96 #define MXC_CCM_CBCDR_DDR_PODF_RD(r) (((r) >> 27) & 0x7)
97 #define MXC_CCM_CBCDR_EMI_CLK_SEL (0x1 << 26)
98 #define MXC_CCM_CBCDR_PERIPH_CLK_SEL (0x1 << 25)
99 #define MXC_CCM_CBCDR_EMI_PODF_OFFSET 22
100 #define MXC_CCM_CBCDR_EMI_PODF_MASK (0x7 << 22)
101 #define MXC_CCM_CBCDR_EMI_PODF(v) (((v) & 0x7) << 22)
102 #define MXC_CCM_CBCDR_EMI_PODF_RD(r) (((r) >> 22) & 0x7)
103 #define MXC_CCM_CBCDR_AXI_B_PODF_OFFSET 19
104 #define MXC_CCM_CBCDR_AXI_B_PODF_MASK (0x7 << 19)
105 #define MXC_CCM_CBCDR_AXI_B_PODF(v) (((v) & 0x7) << 19)
106 #define MXC_CCM_CBCDR_AXI_B_PODF_RD(r) (((r) >> 19) & 0x7)
107 #define MXC_CCM_CBCDR_AXI_A_PODF_OFFSET 16
108 #define MXC_CCM_CBCDR_AXI_A_PODF_MASK (0x7 << 16)
109 #define MXC_CCM_CBCDR_AXI_A_PODF(v) (((v) & 0x7) << 16)
110 #define MXC_CCM_CBCDR_AXI_A_PODF_RD(r) (((r) >> 16) & 0x7)
111 #define MXC_CCM_CBCDR_NFC_PODF_OFFSET 13
112 #define MXC_CCM_CBCDR_NFC_PODF_MASK (0x7 << 13)
113 #define MXC_CCM_CBCDR_NFC_PODF(v) (((v) & 0x7) << 13)
114 #define MXC_CCM_CBCDR_NFC_PODF_RD(r) (((r) >> 13) & 0x7)
115 #define MXC_CCM_CBCDR_AHB_PODF_OFFSET 10
116 #define MXC_CCM_CBCDR_AHB_PODF_MASK (0x7 << 10)
117 #define MXC_CCM_CBCDR_AHB_PODF(v) (((v) & 0x7) << 10)
118 #define MXC_CCM_CBCDR_AHB_PODF_RD(r) (((r) >> 10) & 0x7)
119 #define MXC_CCM_CBCDR_IPG_PODF_OFFSET 8
120 #define MXC_CCM_CBCDR_IPG_PODF_MASK (0x3 << 8)
121 #define MXC_CCM_CBCDR_IPG_PODF(v) (((v) & 0x3) << 8)
122 #define MXC_CCM_CBCDR_IPG_PODF_RD(r) (((r) >> 8) & 0x3)
123 #define MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET 6
124 #define MXC_CCM_CBCDR_PERCLK_PRED1_MASK (0x3 << 6)
125 #define MXC_CCM_CBCDR_PERCLK_PRED1(v) (((v) & 0x3) << 6)
126 #define MXC_CCM_CBCDR_PERCLK_PRED1_RD(r) (((r) >> 6) & 0x3)
127 #define MXC_CCM_CBCDR_PERCLK_PRED2_OFFSET 3
128 #define MXC_CCM_CBCDR_PERCLK_PRED2_MASK (0x7 << 3)
129 #define MXC_CCM_CBCDR_PERCLK_PRED2(v) (((v) & 0x7) << 3)
130 #define MXC_CCM_CBCDR_PERCLK_PRED2_RD(r) (((r) >> 3) & 0x7)
131 #define MXC_CCM_CBCDR_PERCLK_PODF_OFFSET 0
132 #define MXC_CCM_CBCDR_PERCLK_PODF_MASK 0x7
133 #define MXC_CCM_CBCDR_PERCLK_PODF(v) ((v) & 0x7)
134 #define MXC_CCM_CBCDR_PERCLK_PODF_RD(r) ((r) & 0x7)
136 /* Define the bits in register CSCMR1 */
137 #define MXC_CCM_CSCMR1_SSI_EXT2_CLK_SEL_OFFSET 30
138 #define MXC_CCM_CSCMR1_SSI_EXT2_CLK_SEL_MASK (0x3 << 30)
139 #define MXC_CCM_CSCMR1_SSI_EXT2_CLK_SEL(v) (((v) & 0x3) << 30)
140 #define MXC_CCM_CSCMR1_SSI_EXT2_CLK_SEL_RD(r) (((r) >> 30) & 0x3)
141 #define MXC_CCM_CSCMR1_SSI_EXT1_CLK_SEL_OFFSET 28
142 #define MXC_CCM_CSCMR1_SSI_EXT1_CLK_SEL_MASK (0x3 << 28)
143 #define MXC_CCM_CSCMR1_SSI_EXT1_CLK_SEL(v) (((v) & 0x3) << 28)
144 #define MXC_CCM_CSCMR1_SSI_EXT1_CLK_SEL_RD(r) (((r) >> 28) & 0x3)
145 #define MXC_CCM_CSCMR1_USB_PHY_CLK_SEL (0x1 << 26)
146 #define MXC_CCM_CSCMR1_UART_CLK_SEL_OFFSET 24
147 #define MXC_CCM_CSCMR1_UART_CLK_SEL_MASK (0x3 << 24)
148 #define MXC_CCM_CSCMR1_UART_CLK_SEL(v) (((v) & 0x3) << 24)
149 #define MXC_CCM_CSCMR1_UART_CLK_SEL_RD(r) (((r) >> 24) & 0x3)
150 #define MXC_CCM_CSCMR1_USBOH3_CLK_SEL_OFFSET 22
151 #define MXC_CCM_CSCMR1_USBOH3_CLK_SEL_MASK (0x3 << 22)
152 #define MXC_CCM_CSCMR1_USBOH3_CLK_SEL(v) (((v) & 0x3) << 22)
153 #define MXC_CCM_CSCMR1_USBOH3_CLK_SEL_RD(r) (((r) >> 22) & 0x3)
154 #define MXC_CCM_CSCMR1_ESDHC1_MSHC1_CLK_SEL_OFFSET 20
155 #define MXC_CCM_CSCMR1_ESDHC1_MSHC1_CLK_SEL_MASK (0x3 << 20)
156 #define MXC_CCM_CSCMR1_ESDHC1_MSHC1_CLK_SEL(v) (((v) & 0x3) << 20)
157 #define MXC_CCM_CSCMR1_ESDHC1_MSHC1_CLK_SEL_RD(r) (((r) >> 20) & 0x3)
158 #define MXC_CCM_CSCMR1_ESDHC3_CLK_SEL (0x1 << 19)
159 #define MXC_CCM_CSCMR1_ESDHC4_CLK_SEL (0x1 << 18)
160 #define MXC_CCM_CSCMR1_ESDHC2_MSHC2_CLK_SEL_OFFSET 16
161 #define MXC_CCM_CSCMR1_ESDHC2_MSHC2_CLK_SEL_MASK (0x3 << 16)
162 #define MXC_CCM_CSCMR1_ESDHC2_MSHC2_CLK_SEL(v) (((v) & 0x3) << 16)
163 #define MXC_CCM_CSCMR1_ESDHC2_MSHC2_CLK_SEL_RD(r) (((r) >> 16) & 0x3)
164 #define MXC_CCM_CSCMR1_SSI1_CLK_SEL_OFFSET 14
165 #define MXC_CCM_CSCMR1_SSI1_CLK_SEL_MASK (0x3 << 14)
166 #define MXC_CCM_CSCMR1_SSI1_CLK_SEL(v) (((v) & 0x3) << 14)
167 #define MXC_CCM_CSCMR1_SSI1_CLK_SEL_RD(r) (((r) >> 14) & 0x3)
168 #define MXC_CCM_CSCMR1_SSI2_CLK_SEL_OFFSET 12
169 #define MXC_CCM_CSCMR1_SSI2_CLK_SEL_MASK (0x3 << 12)
170 #define MXC_CCM_CSCMR1_SSI2_CLK_SEL(v) (((v) & 0x3) << 12)
171 #define MXC_CCM_CSCMR1_SSI2_CLK_SEL_RD(r) (((r) >> 12) & 0x3)
172 #define MXC_CCM_CSCMR1_SSI3_CLK_SEL (0x1 << 11)
173 #define MXC_CCM_CSCMR1_VPU_RCLK_SEL (0x1 << 10)
174 #define MXC_CCM_CSCMR1_SSI_APM_CLK_SEL_OFFSET 8
175 #define MXC_CCM_CSCMR1_SSI_APM_CLK_SEL_MASK (0x3 << 8)
176 #define MXC_CCM_CSCMR1_SSI_APM_CLK_SEL(v) (((v) & 0x3) << 8)
177 #define MXC_CCM_CSCMR1_SSI_APM_CLK_SEL_RD(r) (((r) >> 8) & 0x3)
178 #define MXC_CCM_CSCMR1_TVE_CLK_SEL (0x1 << 7)
179 #define MXC_CCM_CSCMR1_TVE_EXT_CLK_SEL (0x1 << 6)
180 #define MXC_CCM_CSCMR1_CSPI_CLK_SEL_OFFSET 4
181 #define MXC_CCM_CSCMR1_CSPI_CLK_SEL_MASK (0x3 << 4)
182 #define MXC_CCM_CSCMR1_CSPI_CLK_SEL(v) (((v) & 0x3) << 4)
183 #define MXC_CCM_CSCMR1_CSPI_CLK_SEL_RD(r) (((r) >> 4) & 0x3)
184 #define MXC_CCM_CSCMR1_SPDIF_CLK_SEL_OFFSET 2
185 #define MXC_CCM_CSCMR1_SPDIF_CLK_SEL_MASK (0x3 << 2)
186 #define MXC_CCM_CSCMR1_SPDIF_CLK_SEL(v) (((v) & 0x3) << 2)
187 #define MXC_CCM_CSCMR1_SPDIF_CLK_SEL_RD(r) (((r) >> 2) & 0x3)
188 #define MXC_CCM_CSCMR1_SSI_EXT2_COM_CLK_SEL (0x1 << 1)
189 #define MXC_CCM_CSCMR1_SSI_EXT1_COM_CLK_SEL 0x1
191 /* Define the bits in register CSCDR2 */
192 #define MXC_CCM_CSCDR2_CSPI_CLK_PRED_OFFSET 25
193 #define MXC_CCM_CSCDR2_CSPI_CLK_PRED_MASK (0x7 << 25)
194 #define MXC_CCM_CSCDR2_CSPI_CLK_PRED(v) (((v) & 0x7) << 25)
195 #define MXC_CCM_CSCDR2_CSPI_CLK_PRED_RD(r) (((r) >> 25) & 0x7)
196 #define MXC_CCM_CSCDR2_CSPI_CLK_PODF_OFFSET 19
197 #define MXC_CCM_CSCDR2_CSPI_CLK_PODF_MASK (0x3F << 19)
198 #define MXC_CCM_CSCDR2_CSPI_CLK_PODF(v) (((v) & 0x3F) << 19)
199 #define MXC_CCM_CSCDR2_CSPI_CLK_PODF_RD(r) (((r) >> 19) & 0x3F)
200 #define MXC_CCM_CSCDR2_SIM_CLK_PRED_OFFSET 16
201 #define MXC_CCM_CSCDR2_SIM_CLK_PRED_MASK (0x7 << 16)
202 #define MXC_CCM_CSCDR2_SIM_CLK_PRED(v) (((v) & 0x7) << 16)
203 #define MXC_CCM_CSCDR2_SIM_CLK_PRED_RD(r) (((r) >> 16) & 0x7)
204 #define MXC_CCM_CSCDR2_SIM_CLK_PODF_OFFSET 9
205 #define MXC_CCM_CSCDR2_SIM_CLK_PODF_MASK (0x3F << 9)
206 #define MXC_CCM_CSCDR2_SIM_CLK_PODF(v) (((v) & 0x3F) << 9)
207 #define MXC_CCM_CSCDR2_SIM_CLK_PODF_RD(r) (((r) >> 9) & 0x3F)
208 #define MXC_CCM_CSCDR2_SLIMBUS_CLK_PRED_OFFSET 6
209 #define MXC_CCM_CSCDR2_SLIMBUS_CLK_PRED_MASK (0x7 << 6)
210 #define MXC_CCM_CSCDR2_SLIMBUS_CLK_PRED(v) (((v) & 0x7) << 6)
211 #define MXC_CCM_CSCDR2_SLIMBUS_CLK_PRED_RD(r) (((r) >> 6) & 0x7)
212 #define MXC_CCM_CSCDR2_SLIMBUS_CLK_PODF_OFFSET 0
213 #define MXC_CCM_CSCDR2_SLIMBUS_CLK_PODF_MASK 0x3F
214 #define MXC_CCM_CSCDR2_SLIMBUS_CLK_PODF(v) ((v) & 0x3F)
215 #define MXC_CCM_CSCDR2_SLIMBUS_CLK_PODF_RD(r) ((r) & 0x3F)
217 /* Define the bits in register CBCMR */
218 #define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL_OFFSET 14
219 #define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL_MASK (0x3 << 14)
220 #define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL(v) (((v) & 0x3) << 14)
221 #define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL_RD(r) (((r) >> 14) & 0x3)
222 #define MXC_CCM_CBCMR_PERIPH_CLK_SEL_OFFSET 12
223 #define MXC_CCM_CBCMR_PERIPH_CLK_SEL_MASK (0x3 << 12)
224 #define MXC_CCM_CBCMR_PERIPH_CLK_SEL(v) (((v) & 0x3) << 12)
225 #define MXC_CCM_CBCMR_PERIPH_CLK_SEL_RD(r) (((r) >> 12) & 0x3)
226 #define MXC_CCM_CBCMR_DDR_CLK_SEL_OFFSET 10
227 #define MXC_CCM_CBCMR_DDR_CLK_SEL_MASK (0x3 << 10)
228 #define MXC_CCM_CBCMR_DDR_CLK_SEL(v) (((v) & 0x3) << 10)
229 #define MXC_CCM_CBCMR_DDR_CLK_SEL_RD(r) (((r) >> 10) & 0x3)
230 #define MXC_CCM_CBCMR_ARM_AXI_CLK_SEL_OFFSET 8
231 #define MXC_CCM_CBCMR_ARM_AXI_CLK_SEL_MASK (0x3 << 8)
232 #define MXC_CCM_CBCMR_ARM_AXI_CLK_SEL(v) (((v) & 0x3) << 8)
233 #define MXC_CCM_CBCMR_ARM_AXI_CLK_SEL_RD(r) (((r) >> 8) & 0x3)
234 #define MXC_CCM_CBCMR_IPU_HSP_CLK_SEL_OFFSET 6
235 #define MXC_CCM_CBCMR_IPU_HSP_CLK_SEL_MASK (0x3 << 6)
236 #define MXC_CCM_CBCMR_IPU_HSP_CLK_SEL(v) (((v) & 0x3) << 6)
237 #define MXC_CCM_CBCMR_IPU_HSP_CLK_SEL_RD(r) (((r) >> 6) & 0x3)
238 #define MXC_CCM_CBCMR_GPU_CLK_SEL_OFFSET 4
239 #define MXC_CCM_CBCMR_GPU_CLK_SEL_MASK (0x3 << 4)
240 #define MXC_CCM_CBCMR_GPU_CLK_SEL(v) (((v) & 0x3) << 4)
241 #define MXC_CCM_CBCMR_GPU_CLK_SEL_RD(r) (((r) >> 4) & 0x3)
242 #define MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL (0x1 << 1)
243 #define MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL (0x1 << 0)
245 /* Define the bits in register CSCDR1 */
246 #define MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PRED_OFFSET 22
247 #define MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PRED_MASK (0x7 << 22)
248 #define MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PRED(v) (((v) & 0x7) << 22)
249 #define MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PRED_RD(r) (((r) >> 22) & 0x7)
250 #define MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PODF_OFFSET 19
251 #define MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PODF_MASK (0x7 << 19)
252 #define MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PODF(v) (((v) & 0x7) << 19)
253 #define MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PODF_RD(r) (((r) >> 19) & 0x7)
254 #define MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PRED_OFFSET 16
255 #define MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PRED_MASK (0x7 << 16)
256 #define MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PRED(v) (((v) & 0x7) << 16)
257 #define MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PRED_RD(r) (((r) >> 16) & 0x7)
258 #define MXC_CCM_CSCDR1_PGC_CLK_PODF_OFFSET 14
259 #define MXC_CCM_CSCDR1_PGC_CLK_PODF_MASK (0x3 << 14)
260 #define MXC_CCM_CSCDR1_PGC_CLK_PODF(v) (((v) & 0x3) << 14)
261 #define MXC_CCM_CSCDR1_PGC_CLK_PODF_RD(r) (((r) >> 14) & 0x3)
262 #define MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PODF_OFFSET 11
263 #define MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PODF_MASK (0x7 << 11)
264 #define MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PODF(v) (((v) & 0x7) << 11)
265 #define MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PODF_RD(r) (((r) >> 11) & 0x7)
266 #define MXC_CCM_CSCDR1_USBOH3_CLK_PRED_OFFSET 8
267 #define MXC_CCM_CSCDR1_USBOH3_CLK_PRED_MASK (0x7 << 8)
268 #define MXC_CCM_CSCDR1_USBOH3_CLK_PRED(v) (((v) & 0x7) << 8)
269 #define MXC_CCM_CSCDR1_USBOH3_CLK_PRED_RD(r) (((r) >> 8) & 0x7)
270 #define MXC_CCM_CSCDR1_USBOH3_CLK_PODF_OFFSET 6
271 #define MXC_CCM_CSCDR1_USBOH3_CLK_PODF_MASK (0x3 << 6)
272 #define MXC_CCM_CSCDR1_USBOH3_CLK_PODF(v) (((v) & 0x3) << 6)
273 #define MXC_CCM_CSCDR1_USBOH3_CLK_PODF_RD(r) (((r) >> 6) & 0x3)
274 #define MXC_CCM_CSCDR1_UART_CLK_PRED_OFFSET 3
275 #define MXC_CCM_CSCDR1_UART_CLK_PRED_MASK (0x7 << 3)
276 #define MXC_CCM_CSCDR1_UART_CLK_PRED(v) (((v) & 0x7) << 3)
277 #define MXC_CCM_CSCDR1_UART_CLK_PRED_RD(r) (((r) >> 3) & 0x7)
278 #define MXC_CCM_CSCDR1_UART_CLK_PODF_OFFSET 0
279 #define MXC_CCM_CSCDR1_UART_CLK_PODF_MASK 0x7
280 #define MXC_CCM_CSCDR1_UART_CLK_PODF(v) ((v) & 0x7)
281 #define MXC_CCM_CSCDR1_UART_CLK_PODF_RD(r) ((r) & 0x7)
283 /* Define the bits in register CCDR */
284 #define MXC_CCM_CCDR_IPU_HS_MASK (0x1 << 17)
286 /* Define the bits in register CCGRx */
287 #define MXC_CCM_CCGR_CG_MASK 0x3
289 #define MXC_CCM_CCGR0_ARM_BUS_OFFSET 0
290 #define MXC_CCM_CCGR0_ARM_BUS(v) (((v) & 0x3) << 0)
291 #define MXC_CCM_CCGR0_ARM_AXI_OFFSET 2
292 #define MXC_CCM_CCGR0_ARM_AXI(v) (((v) & 0x3) << 2)
293 #define MXC_CCM_CCGR0_ARM_DEBUG_OFFSET 4
294 #define MXC_CCM_CCGR0_ARM_DEBUG(v) (((v) & 0x3) << 4)
295 #define MXC_CCM_CCGR0_TZIC_OFFSET 6
296 #define MXC_CCM_CCGR0_TZIC(v) (((v) & 0x3) << 6)
297 #define MXC_CCM_CCGR0_DAP_OFFSET 8
298 #define MXC_CCM_CCGR0_DAP(v) (((v) & 0x3) << 8)
299 #define MXC_CCM_CCGR0_TPIU_OFFSET 10
300 #define MXC_CCM_CCGR0_TPIU(v) (((v) & 0x3) << 10)
301 #define MXC_CCM_CCGR0_CTI2_OFFSET 12
302 #define MXC_CCM_CCGR0_CTI2(v) (((v) & 0x3) << 12)
303 #define MXC_CCM_CCGR0_CTI3_OFFSET 14
304 #define MXC_CCM_CCGR0_CTI3(v) (((v) & 0x3) << 14)
305 #define MXC_CCM_CCGR0_AHBMUX1_OFFSET 16
306 #define MXC_CCM_CCGR0_AHBMUX1(v) (((v) & 0x3) << 16)
307 #define MXC_CCM_CCGR0_AHBMUX2_OFFSET 18
308 #define MXC_CCM_CCGR0_AHBMUX2(v) (((v) & 0x3) << 18)
309 #define MXC_CCM_CCGR0_ROMCP_OFFSET 20
310 #define MXC_CCM_CCGR0_ROMCP(v) (((v) & 0x3) << 20)
311 #define MXC_CCM_CCGR0_ROM_OFFSET 22
312 #define MXC_CCM_CCGR0_ROM(v) (((v) & 0x3) << 22)
313 #define MXC_CCM_CCGR0_AIPS_TZ1_OFFSET 24
314 #define MXC_CCM_CCGR0_AIPS_TZ1(v) (((v) & 0x3) << 24)
315 #define MXC_CCM_CCGR0_AIPS_TZ2_OFFSET 26
316 #define MXC_CCM_CCGR0_AIPS_TZ2(v) (((v) & 0x3) << 26)
317 #define MXC_CCM_CCGR0_AHB_MAX_OFFSET 28
318 #define MXC_CCM_CCGR0_AHB_MAX(v) (((v) & 0x3) << 28)
319 #define MXC_CCM_CCGR0_IIM_OFFSET 30
320 #define MXC_CCM_CCGR0_IIM(v) (((v) & 0x3) << 30)
322 #define MXC_CCM_CCGR1_TMAX1_OFFSET 0
323 #define MXC_CCM_CCGR1_TMAX1(v) (((v) & 0x3) << 0)
324 #define MXC_CCM_CCGR1_TMAX2_OFFSET 2
325 #define MXC_CCM_CCGR1_TMAX2(v) (((v) & 0x3) << 2)
326 #define MXC_CCM_CCGR1_TMAX3_OFFSET 4
327 #define MXC_CCM_CCGR1_TMAX3(v) (((v) & 0x3) << 4)
328 #define MXC_CCM_CCGR1_UART1_IPG_OFFSET 6
329 #define MXC_CCM_CCGR1_UART1_IPG(v) (((v) & 0x3) << 6)
330 #define MXC_CCM_CCGR1_UART1_PER_OFFSET 8
331 #define MXC_CCM_CCGR1_UART1_PER(v) (((v) & 0x3) << 8)
332 #define MXC_CCM_CCGR1_UART2_IPG_OFFSET 10
333 #define MXC_CCM_CCGR1_UART2_IPG(v) (((v) & 0x3) << 10)
334 #define MXC_CCM_CCGR1_UART2_PER_OFFSET 12
335 #define MXC_CCM_CCGR1_UART2_PER(v) (((v) & 0x3) << 12)
336 #define MXC_CCM_CCGR1_UART3_IPG_OFFSET 14
337 #define MXC_CCM_CCGR1_UART3_IPG(v) (((v) & 0x3) << 14)
338 #define MXC_CCM_CCGR1_UART3_PER_OFFSET 16
339 #define MXC_CCM_CCGR1_UART3_PER(v) (((v) & 0x3) << 16)
340 #define MXC_CCM_CCGR1_I2C1_OFFSET 18
341 #define MXC_CCM_CCGR1_I2C1(v) (((v) & 0x3) << 18)
342 #define MXC_CCM_CCGR1_I2C2_OFFSET 20
343 #define MXC_CCM_CCGR1_I2C2(v) (((v) & 0x3) << 20)
344 #if defined(CONFIG_MX51)
345 #define MXC_CCM_CCGR1_HSI2C_IPG_OFFSET 22
346 #define MXC_CCM_CCGR1_HSI2C_IPG(v) (((v) & 0x3) << 22)
347 #define MXC_CCM_CCGR1_HSI2C_SERIAL_OFFSET 24
348 #define MXC_CCM_CCGR1_HSI2C_SERIAL(v) (((v) & 0x3) << 24)
349 #elif defined(CONFIG_MX53)
350 #define MXC_CCM_CCGR1_I2C3_OFFSET 22
351 #define MXC_CCM_CCGR1_I2C3(v) (((v) & 0x3) << 22)
353 #define MXC_CCM_CCGR1_FIRI_IPG_OFFSET 26
354 #define MXC_CCM_CCGR1_FIRI_IPG(v) (((v) & 0x3) << 26)
355 #define MXC_CCM_CCGR1_FIRI_SERIAL_OFFSET 28
356 #define MXC_CCM_CCGR1_FIRI_SERIAL(v) (((v) & 0x3) << 28)
357 #define MXC_CCM_CCGR1_SCC_OFFSET 30
358 #define MXC_CCM_CCGR1_SCC(v) (((v) & 0x3) << 30)
360 #if defined(CONFIG_MX51)
361 #define MXC_CCM_CCGR2_USB_PHY_OFFSET 0
362 #define MXC_CCM_CCGR2_USB_PHY(v) (((v) & 0x3) << 0)
364 #define MXC_CCM_CCGR2_EPIT1_IPG_OFFSET 2
365 #define MXC_CCM_CCGR2_EPIT1_IPG(v) (((v) & 0x3) << 2)
366 #define MXC_CCM_CCGR2_EPIT1_HF_OFFSET 4
367 #define MXC_CCM_CCGR2_EPIT1_HF(v) (((v) & 0x3) << 4)
368 #define MXC_CCM_CCGR2_EPIT2_IPG_OFFSET 6
369 #define MXC_CCM_CCGR2_EPIT2_IPG(v) (((v) & 0x3) << 6)
370 #define MXC_CCM_CCGR2_EPIT2_HF_OFFSET 8
371 #define MXC_CCM_CCGR2_EPIT2_HF(v) (((v) & 0x3) << 8)
372 #define MXC_CCM_CCGR2_PWM1_IPG_OFFSET 10
373 #define MXC_CCM_CCGR2_PWM1_IPG(v) (((v) & 0x3) << 10)
374 #define MXC_CCM_CCGR2_PWM1_HF_OFFSET 12
375 #define MXC_CCM_CCGR2_PWM1_HF(v) (((v) & 0x3) << 12)
376 #define MXC_CCM_CCGR2_PWM2_IPG_OFFSET 14
377 #define MXC_CCM_CCGR2_PWM2_IPG(v) (((v) & 0x3) << 14)
378 #define MXC_CCM_CCGR2_PWM2_HF_OFFSET 16
379 #define MXC_CCM_CCGR2_PWM2_HF(v) (((v) & 0x3) << 16)
380 #define MXC_CCM_CCGR2_GPT_IPG_OFFSET 18
381 #define MXC_CCM_CCGR2_GPT_IPG(v) (((v) & 0x3) << 18)
382 #define MXC_CCM_CCGR2_GPT_HF_OFFSET 20
383 #define MXC_CCM_CCGR2_GPT_HF(v) (((v) & 0x3) << 20)
384 #define MXC_CCM_CCGR2_OWIRE_OFFSET 22
385 #define MXC_CCM_CCGR2_OWIRE(v) (((v) & 0x3) << 22)
386 #define MXC_CCM_CCGR2_FEC_OFFSET 24
387 #define MXC_CCM_CCGR2_FEC(v) (((v) & 0x3) << 24)
388 #define MXC_CCM_CCGR2_USBOH3_IPG_AHB_OFFSET 26
389 #define MXC_CCM_CCGR2_USBOH3_IPG_AHB(v) (((v) & 0x3) << 26)
390 #define MXC_CCM_CCGR2_USBOH3_60M_OFFSET 28
391 #define MXC_CCM_CCGR2_USBOH3_60M(v) (((v) & 0x3) << 28)
392 #define MXC_CCM_CCGR2_TVE_OFFSET 30
393 #define MXC_CCM_CCGR2_TVE(v) (((v) & 0x3) << 30)
395 #define MXC_CCM_CCGR3_ESDHC1_IPG_OFFSET 0
396 #define MXC_CCM_CCGR3_ESDHC1_IPG(v) (((v) & 0x3) << 0)
397 #define MXC_CCM_CCGR3_ESDHC1_PER_OFFSET 2
398 #define MXC_CCM_CCGR3_ESDHC1_PER(v) (((v) & 0x3) << 2)
399 #define MXC_CCM_CCGR3_ESDHC2_IPG_OFFSET 4
400 #define MXC_CCM_CCGR3_ESDHC2_IPG(v) (((v) & 0x3) << 4)
401 #define MXC_CCM_CCGR3_ESDHC2_PER_OFFSET 6
402 #define MXC_CCM_CCGR3_ESDHC2_PER(v) (((v) & 0x3) << 6)
403 #define MXC_CCM_CCGR3_ESDHC3_IPG_OFFSET 8
404 #define MXC_CCM_CCGR3_ESDHC3_IPG(v) (((v) & 0x3) << 8)
405 #define MXC_CCM_CCGR3_ESDHC3_PER_OFFSET 10
406 #define MXC_CCM_CCGR3_ESDHC3_PER(v) (((v) & 0x3) << 10)
407 #define MXC_CCM_CCGR3_ESDHC4_IPG_OFFSET 12
408 #define MXC_CCM_CCGR3_ESDHC4_IPG(v) (((v) & 0x3) << 12)
409 #define MXC_CCM_CCGR3_ESDHC4_PER_OFFSET 14
410 #define MXC_CCM_CCGR3_ESDHC4_PER(v) (((v) & 0x3) << 14)
411 #define MXC_CCM_CCGR3_SSI1_IPG_OFFSET 16
412 #define MXC_CCM_CCGR3_SSI1_IPG(v) (((v) & 0x3) << 16)
413 #define MXC_CCM_CCGR3_SSI1_SSI_OFFSET 18
414 #define MXC_CCM_CCGR3_SSI1_SSI(v) (((v) & 0x3) << 18)
415 #define MXC_CCM_CCGR3_SSI2_IPG_OFFSET 20
416 #define MXC_CCM_CCGR3_SSI2_IPG(v) (((v) & 0x3) << 20)
417 #define MXC_CCM_CCGR3_SSI2_SSI_OFFSET 22
418 #define MXC_CCM_CCGR3_SSI2_SSI(v) (((v) & 0x3) << 22)
419 #define MXC_CCM_CCGR3_SSI3_IPG_OFFSET 24
420 #define MXC_CCM_CCGR3_SSI3_IPG(v) (((v) & 0x3) << 24)
421 #define MXC_CCM_CCGR3_SSI3_SSI_OFFSET 26
422 #define MXC_CCM_CCGR3_SSI3_SSI(v) (((v) & 0x3) << 26)
423 #define MXC_CCM_CCGR3_SSI_EXT1_OFFSET 28
424 #define MXC_CCM_CCGR3_SSI_EXT1(v) (((v) & 0x3) << 28)
425 #define MXC_CCM_CCGR3_SSI_EXT2_OFFSET 30
426 #define MXC_CCM_CCGR3_SSI_EXT2(v) (((v) & 0x3) << 30)
428 #define MXC_CCM_CCGR4_PATA_OFFSET 0
429 #define MXC_CCM_CCGR4_PATA(v) (((v) & 0x3) << 0)
430 #if defined(CONFIG_MX51)
431 #define MXC_CCM_CCGR4_SIM_IPG_OFFSET 2
432 #define MXC_CCM_CCGR4_SIM_IPG(v) (((v) & 0x3) << 2)
433 #define MXC_CCM_CCGR4_SIM_SERIAL_OFFSET 4
434 #define MXC_CCM_CCGR4_SIM_SERIAL(v) (((v) & 0x3) << 4)
435 #elif defined(CONFIG_MX53)
436 #define MXC_CCM_CCGR4_SATA_OFFSET 2
437 #define MXC_CCM_CCGR4_SATA(v) (((v) & 0x3) << 2)
438 #define MXC_CCM_CCGR4_CAN2_IPG_OFFSET 6
439 #define MXC_CCM_CCGR4_CAN2_IPG(v) (((v) & 0x3) << 6)
440 #define MXC_CCM_CCGR4_CAN2_SERIAL_OFFSET 8
441 #define MXC_CCM_CCGR4_CAN2_SERIAL(v) (((v) & 0x3) << 8)
442 #define MXC_CCM_CCGR4_USB_PHY1_OFFSET 10
443 #define MXC_CCM_CCGR4_USB_PHY1(v) (((v) & 0x3) << 10)
444 #define MXC_CCM_CCGR4_USB_PHY2_OFFSET 12
445 #define MXC_CCM_CCGR4_USB_PHY2(v) (((v) & 0x3) << 12)
447 #define MXC_CCM_CCGR4_SAHARA_OFFSET 14
448 #define MXC_CCM_CCGR4_SAHARA(v) (((v) & 0x3) << 14)
449 #define MXC_CCM_CCGR4_RTIC_OFFSET 16
450 #define MXC_CCM_CCGR4_RTIC(v) (((v) & 0x3) << 16)
451 #define MXC_CCM_CCGR4_ECSPI1_IPG_OFFSET 18
452 #define MXC_CCM_CCGR4_ECSPI1_IPG(v) (((v) & 0x3) << 18)
453 #define MXC_CCM_CCGR4_ECSPI1_PER_OFFSET 20
454 #define MXC_CCM_CCGR4_ECSPI1_PER(v) (((v) & 0x3) << 20)
455 #define MXC_CCM_CCGR4_ECSPI2_IPG_OFFSET 22
456 #define MXC_CCM_CCGR4_ECSPI2_IPG(v) (((v) & 0x3) << 22)
457 #define MXC_CCM_CCGR4_ECSPI2_PER_OFFSET 24
458 #define MXC_CCM_CCGR4_ECSPI2_PER(v) (((v) & 0x3) << 24)
459 #define MXC_CCM_CCGR4_CSPI_IPG_OFFSET 26
460 #define MXC_CCM_CCGR4_CSPI_IPG(v) (((v) & 0x3) << 26)
461 #define MXC_CCM_CCGR4_SRTC_OFFSET 28
462 #define MXC_CCM_CCGR4_SRTC(v) (((v) & 0x3) << 28)
463 #define MXC_CCM_CCGR4_SDMA_OFFSET 30
464 #define MXC_CCM_CCGR4_SDMA(v) (((v) & 0x3) << 30)
466 #define MXC_CCM_CCGR5_SPBA_OFFSET 0
467 #define MXC_CCM_CCGR5_SPBA(v) (((v) & 0x3) << 0)
468 #define MXC_CCM_CCGR5_GPU_OFFSET 2
469 #define MXC_CCM_CCGR5_GPU(v) (((v) & 0x3) << 2)
470 #define MXC_CCM_CCGR5_GARB_OFFSET 4
471 #define MXC_CCM_CCGR5_GARB(v) (((v) & 0x3) << 4)
472 #define MXC_CCM_CCGR5_VPU_OFFSET 6
473 #define MXC_CCM_CCGR5_VPU(v) (((v) & 0x3) << 6)
474 #define MXC_CCM_CCGR5_VPU_REF_OFFSET 8
475 #define MXC_CCM_CCGR5_VPU_REF(v) (((v) & 0x3) << 8)
476 #define MXC_CCM_CCGR5_IPU_OFFSET 10
477 #define MXC_CCM_CCGR5_IPU(v) (((v) & 0x3) << 10)
478 #if defined(CONFIG_MX51)
479 #define MXC_CCM_CCGR5_IPUMUX12_OFFSET 12
480 #define MXC_CCM_CCGR5_IPUMUX12(v) (((v) & 0x3) << 12)
481 #elif defined(CONFIG_MX53)
482 #define MXC_CCM_CCGR5_IPUMUX1_OFFSET 12
483 #define MXC_CCM_CCGR5_IPUMUX1(v) (((v) & 0x3) << 12)
485 #define MXC_CCM_CCGR5_EMI_FAST_OFFSET 14
486 #define MXC_CCM_CCGR5_EMI_FAST(v) (((v) & 0x3) << 14)
487 #define MXC_CCM_CCGR5_EMI_SLOW_OFFSET 16
488 #define MXC_CCM_CCGR5_EMI_SLOW(v) (((v) & 0x3) << 16)
489 #define MXC_CCM_CCGR5_EMI_INT1_OFFSET 18
490 #define MXC_CCM_CCGR5_EMI_INT1(v) (((v) & 0x3) << 18)
491 #define MXC_CCM_CCGR5_EMI_ENFC_OFFSET 20
492 #define MXC_CCM_CCGR5_EMI_ENFC(v) (((v) & 0x3) << 20)
493 #define MXC_CCM_CCGR5_EMI_WRCK_OFFSET 22
494 #define MXC_CCM_CCGR5_EMI_WRCK(v) (((v) & 0x3) << 22)
495 #define MXC_CCM_CCGR5_GPC_IPG_OFFSET 24
496 #define MXC_CCM_CCGR5_GPC_IPG(v) (((v) & 0x3) << 24)
497 #define MXC_CCM_CCGR5_SPDIF0_OFFSET 26
498 #define MXC_CCM_CCGR5_SPDIF0(v) (((v) & 0x3) << 26)
499 #if defined(CONFIG_MX51)
500 #define MXC_CCM_CCGR5_SPDIF1_OFFSET 28
501 #define MXC_CCM_CCGR5_SPDIF1(v) (((v) & 0x3) << 28)
503 #define MXC_CCM_CCGR5_SPDIF_IPG_OFFSET 30
504 #define MXC_CCM_CCGR5_SPDIF_IPG(v) (((v) & 0x3) << 30)
506 #if defined(CONFIG_MX53)
507 #define MXC_CCM_CCGR6_IPUMUX2_OFFSET 0
508 #define MXC_CCM_CCGR6_IPUMUX2(v) (((v) & 0x3) << 0)
509 #define MXC_CCM_CCGR6_OCRAM_OFFSET 2
510 #define MXC_CCM_CCGR6_OCRAM(v) (((v) & 0x3) << 2)
512 #define MXC_CCM_CCGR6_CSI_MCLK1_OFFSET 4
513 #define MXC_CCM_CCGR6_CSI_MCLK1(v) (((v) & 0x3) << 4)
514 #if defined(CONFIG_MX51)
515 #define MXC_CCM_CCGR6_CSI_MCLK2_OFFSET 6
516 #define MXC_CCM_CCGR6_CSI_MCLK2(v) (((v) & 0x3) << 6)
517 #define MXC_CCM_CCGR6_EMI_GARB_OFFSET 8
518 #define MXC_CCM_CCGR6_EMI_GARB(v) (((v) & 0x3) << 8)
519 #elif defined(CONFIG_MX53)
520 #define MXC_CCM_CCGR6_EMI_INT2_OFFSET 8
521 #define MXC_CCM_CCGR6_EMI_INT2(v) (((v) & 0x3) << 8)
523 #define MXC_CCM_CCGR6_IPU_DI0_OFFSET 10
524 #define MXC_CCM_CCGR6_IPU_DI0(v) (((v) & 0x3) << 10)
525 #define MXC_CCM_CCGR6_IPU_DI1_OFFSET 12
526 #define MXC_CCM_CCGR6_IPU_DI1(v) (((v) & 0x3) << 12)
527 #define MXC_CCM_CCGR6_GPU2D_OFFSET 14
528 #define MXC_CCM_CCGR6_GPU2D(v) (((v) & 0x3) << 14)
529 #if defined(CONFIG_MX53)
530 #define MXC_CCM_CCGR6_ESAI_IPG_OFFSET 16
531 #define MXC_CCM_CCGR6_ESAI_IPG(v) (((v) & 0x3) << 16)
532 #define MXC_CCM_CCGR6_ESAI_ROOT_OFFSET 18
533 #define MXC_CCM_CCGR6_ESAI_ROOT(v) (((v) & 0x3) << 18)
534 #define MXC_CCM_CCGR6_CAN1_IPG_OFFSET 20
535 #define MXC_CCM_CCGR6_CAN1_IPG(v) (((v) & 0x3) << 20)
536 #define MXC_CCM_CCGR6_CAN1_SERIAL_OFFSET 22
537 #define MXC_CCM_CCGR6_CAN1_SERIAL(v) (((v) & 0x3) << 22)
538 #define MXC_CCM_CCGR6_PL301_4X1_OFFSET 24
539 #define MXC_CCM_CCGR6_PL301_4X1(v) (((v) & 0x3) << 24)
540 #define MXC_CCM_CCGR6_PL301_2X2_OFFSET 26
541 #define MXC_CCM_CCGR6_PL301_2X2(v) (((v) & 0x3) << 26)
542 #define MXC_CCM_CCGR6_LDB_DI0_OFFSET 28
543 #define MXC_CCM_CCGR6_LDB_DI0(v) (((v) & 0x3) << 28)
544 #define MXC_CCM_CCGR6_LDB_DI1_OFFSET 30
545 #define MXC_CCM_CCGR6_LDB_DI1(v) (((v) & 0x3) << 30)
547 #define MXC_CCM_CCGR7_ASRC_IPG_OFFSET 0
548 #define MXC_CCM_CCGR7_ASRC_IPG(v) (((v) & 0x3) << 0)
549 #define MXC_CCM_CCGR7_ASRC_ASRCK_OFFSET 2
550 #define MXC_CCM_CCGR7_ASRC_ASRCK(v) (((v) & 0x3) << 2)
551 #define MXC_CCM_CCGR7_MLB_OFFSET 4
552 #define MXC_CCM_CCGR7_MLB(v) (((v) & 0x3) << 4)
553 #define MXC_CCM_CCGR7_IEEE1588_OFFSET 6
554 #define MXC_CCM_CCGR7_IEEE1588(v) (((v) & 0x3) << 6)
555 #define MXC_CCM_CCGR7_UART4_IPG_OFFSET 8
556 #define MXC_CCM_CCGR7_UART4_IPG(v) (((v) & 0x3) << 8)
557 #define MXC_CCM_CCGR7_UART4_PER_OFFSET 10
558 #define MXC_CCM_CCGR7_UART4_PER(v) (((v) & 0x3) << 10)
559 #define MXC_CCM_CCGR7_UART5_IPG_OFFSET 12
560 #define MXC_CCM_CCGR7_UART5_IPG(v) (((v) & 0x3) << 12)
561 #define MXC_CCM_CCGR7_UART5_PER_OFFSET 14
562 #define MXC_CCM_CCGR7_UART5_PER(v) (((v) & 0x3) << 14)
565 /* Define the bits in register CLPCR */
566 #define MXC_CCM_CLPCR_BYPASS_IPU_LPM_HS (0x1 << 18)
568 #define MXC_DPLLC_CTL_HFSM (1 << 7)
569 #define MXC_DPLLC_CTL_DPDCK0_2_EN (1 << 12)
571 #define MXC_DPLLC_OP_PDF_MASK 0xf
572 #define MXC_DPLLC_OP_MFI_OFFSET 4
573 #define MXC_DPLLC_OP_MFI_MASK (0xf << 4)
574 #define MXC_DPLLC_OP_MFI(v) (((v) & 0xf) << 4)
575 #define MXC_DPLLC_OP_MFI_RD(r) (((r) >> 4) & 0xf)
577 #define MXC_DPLLC_MFD_MFD_MASK 0x7ffffff
579 #define MXC_DPLLC_MFN_MFN_MASK 0x7ffffff
581 #endif /* __ARCH_ARM_MACH_MX51_CRM_REGS_H__ */