2 * Freescale i.MX28 APBH DMA
4 * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
5 * on behalf of DENX Software Engineering GmbH
7 * Based on code from LTIB:
8 * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
29 #include <linux/list.h>
31 #ifndef CONFIG_ARCH_DMA_PIO_WORDS
32 #define DMA_PIO_WORDS 15
34 #define DMA_PIO_WORDS CONFIG_ARCH_DMA_PIO_WORDS
37 #define MXS_DMA_ALIGNMENT 32
43 MXS_DMA_CHANNEL_AHB_APBH_SSP0 = 0,
44 MXS_DMA_CHANNEL_AHB_APBH_SSP1,
45 MXS_DMA_CHANNEL_AHB_APBH_SSP2,
46 MXS_DMA_CHANNEL_AHB_APBH_SSP3,
47 MXS_DMA_CHANNEL_AHB_APBH_GPMI0,
48 MXS_DMA_CHANNEL_AHB_APBH_GPMI1,
49 MXS_DMA_CHANNEL_AHB_APBH_GPMI2,
50 MXS_DMA_CHANNEL_AHB_APBH_GPMI3,
51 MXS_DMA_CHANNEL_AHB_APBH_GPMI4,
52 MXS_DMA_CHANNEL_AHB_APBH_GPMI5,
53 MXS_DMA_CHANNEL_AHB_APBH_GPMI6,
54 MXS_DMA_CHANNEL_AHB_APBH_GPMI7,
55 MXS_DMA_CHANNEL_AHB_APBH_SSP,
60 * MXS DMA hardware command.
62 * This structure describes the in-memory layout of an entire DMA command,
63 * including space for the maximum number of PIO accesses. See the appropriate
64 * reference manual for a detailed description of what these fields mean to the
67 #define MXS_DMA_DESC_COMMAND_MASK 0x3
68 #define MXS_DMA_DESC_COMMAND_OFFSET 0
69 #define MXS_DMA_DESC_COMMAND_NO_DMAXFER 0x0
70 #define MXS_DMA_DESC_COMMAND_DMA_WRITE 0x1
71 #define MXS_DMA_DESC_COMMAND_DMA_READ 0x2
72 #define MXS_DMA_DESC_COMMAND_DMA_SENSE 0x3
73 #define MXS_DMA_DESC_CHAIN (1 << 2)
74 #define MXS_DMA_DESC_IRQ (1 << 3)
75 #define MXS_DMA_DESC_NAND_LOCK (1 << 4)
76 #define MXS_DMA_DESC_NAND_WAIT_4_READY (1 << 5)
77 #define MXS_DMA_DESC_DEC_SEM (1 << 6)
78 #define MXS_DMA_DESC_WAIT4END (1 << 7)
79 #define MXS_DMA_DESC_HALT_ON_TERMINATE (1 << 8)
80 #define MXS_DMA_DESC_TERMINATE_FLUSH (1 << 9)
81 #define MXS_DMA_DESC_PIO_WORDS_MASK (0xf << 12)
82 #define MXS_DMA_DESC_PIO_WORDS_OFFSET 12
83 #define MXS_DMA_DESC_BYTES_MASK (0xffff << 16)
84 #define MXS_DMA_DESC_BYTES_OFFSET 16
91 unsigned long alternate;
93 unsigned long pio_words[DMA_PIO_WORDS];
97 * MXS DMA command descriptor.
99 * This structure incorporates an MXS DMA hardware command structure, along
102 #define MXS_DMA_DESC_FIRST (1 << 0)
103 #define MXS_DMA_DESC_LAST (1 << 1)
104 #define MXS_DMA_DESC_READY (1 << 31)
106 struct mxs_dma_desc {
107 struct mxs_dma_cmd cmd;
111 struct list_head node;
117 * This structure represents a single DMA channel. The MXS platform code
118 * maintains an array of these structures to represent every DMA channel in the
119 * system (see mxs_dma_channels).
121 #define MXS_DMA_FLAGS_IDLE 0
122 #define MXS_DMA_FLAGS_BUSY (1 << 0)
123 #define MXS_DMA_FLAGS_FREE 0
124 #define MXS_DMA_FLAGS_ALLOCATED (1 << 16)
125 #define MXS_DMA_FLAGS_VALID (1 << 31)
127 struct mxs_dma_chan {
130 struct mxs_dma_device *dma;
132 unsigned int active_num;
133 unsigned int pending_num;
134 struct list_head active;
135 struct list_head done;
138 struct mxs_dma_desc *mxs_dma_desc_alloc(void);
139 void mxs_dma_desc_free(struct mxs_dma_desc *);
140 int mxs_dma_desc_append(int channel, struct mxs_dma_desc *pdesc);
142 int mxs_dma_go(int chan);
143 int mxs_dma_init(void);
145 #endif /* __DMA_H__ */