2 * Copyright 2014, Freescale Semiconductor
4 * SPDX-License-Identifier: GPL-2.0+
7 #ifndef _ASM_ARMV7_LS102XA_CONFIG_
8 #define _ASM_ARMV7_LS102XA_CONFIG_
10 #define CONFIG_SYS_CACHELINE_SIZE 64
12 #define OCRAM_BASE_ADDR 0x10000000
13 #define OCRAM_SIZE 0x00020000
14 #define OCRAM_BASE_S_ADDR 0x10010000
15 #define OCRAM_S_SIZE 0x00010000
17 #define CONFIG_SYS_IMMR 0x01000000
18 #define CONFIG_SYS_DCSRBAR 0x20000000
20 #define CONFIG_SYS_DCSR_DCFG_ADDR (CONFIG_SYS_DCSRBAR + 0x00220000)
22 #define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000)
23 #define CONFIG_SYS_CCI400_ADDR (CONFIG_SYS_IMMR + 0x00180000)
24 #define CONFIG_SYS_FSL_CSU_ADDR (CONFIG_SYS_IMMR + 0x00510000)
25 #define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x00530000)
26 #define CONFIG_SYS_FSL_ESDHC_ADDR (CONFIG_SYS_IMMR + 0x00560000)
27 #define CONFIG_SYS_FSL_SCFG_ADDR (CONFIG_SYS_IMMR + 0x00570000)
28 #define CONFIG_SYS_FSL_SEC_ADDR (CONFIG_SYS_IMMR + 0x700000)
29 #define CONFIG_SYS_FSL_JR0_ADDR (CONFIG_SYS_IMMR + 0x710000)
30 #define CONFIG_SYS_SEC_MON_ADDR (CONFIG_SYS_IMMR + 0x00e90000)
31 #define CONFIG_SYS_SFP_ADDR (CONFIG_SYS_IMMR + 0x00e80200)
32 #define CONFIG_SYS_FSL_SERDES_ADDR (CONFIG_SYS_IMMR + 0x00ea0000)
33 #define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00ee0000)
34 #define CONFIG_SYS_FSL_LS1_CLK_ADDR (CONFIG_SYS_IMMR + 0x00ee1000)
35 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011c0500)
36 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011d0500)
37 #define CONFIG_SYS_DCU_ADDR (CONFIG_SYS_IMMR + 0x01ce0000)
38 #define CONFIG_SYS_LS102XA_XHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x02100000)
39 #define CONFIG_SYS_LS102XA_USB1_ADDR \
40 (CONFIG_SYS_IMMR + CONFIG_SYS_LS102XA_USB1_OFFSET)
42 #define CONFIG_SYS_FSL_SEC_OFFSET 0x00700000
43 #define CONFIG_SYS_FSL_JR0_OFFSET 0x00710000
44 #define CONFIG_SYS_LS102XA_USB1_OFFSET 0x07600000
45 #define CONFIG_SYS_TSEC1_OFFSET 0x01d10000
46 #define CONFIG_SYS_TSEC2_OFFSET 0x01d50000
47 #define CONFIG_SYS_TSEC3_OFFSET 0x01d90000
48 #define CONFIG_SYS_MDIO1_OFFSET 0x01d24000
50 #define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
51 #define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET)
53 #define SCTR_BASE_ADDR (CONFIG_SYS_IMMR + 0x01b00000)
55 #define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01180000)
56 #define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01190000)
57 #define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x011a0000)
59 #define WDOG1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01ad0000)
61 #define QSPI0_BASE_ADDR (CONFIG_SYS_IMMR + 0x00550000)
62 #define DSPI1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01100000)
64 #define LPUART_BASE (CONFIG_SYS_IMMR + 0x01950000)
66 #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_IMMR + 0x2400000)
67 #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_IMMR + 0x2500000)
69 #define CONFIG_SYS_PCIE1_PHYS_BASE 0x4000000000ULL
70 #define CONFIG_SYS_PCIE2_PHYS_BASE 0x4800000000ULL
71 #define CONFIG_SYS_PCIE1_VIRT_ADDR 0x24000000UL
72 #define CONFIG_SYS_PCIE2_VIRT_ADDR 0x34000000UL
73 #define CONFIG_SYS_PCIE_MMAP_SIZE (192 * 1024 * 1024) /* 192M */
75 * TLB will map VIRT_ADDR to (PHYS_BASE + VIRT_ADDR)
76 * So 40bit PCIe PHY addr can directly be converted to a 32bit virtual addr.
78 #define CONFIG_SYS_PCIE1_PHYS_ADDR (CONFIG_SYS_PCIE1_PHYS_BASE + \
79 CONFIG_SYS_PCIE1_VIRT_ADDR)
80 #define CONFIG_SYS_PCIE2_PHYS_ADDR (CONFIG_SYS_PCIE2_PHYS_BASE + \
81 CONFIG_SYS_PCIE2_VIRT_ADDR)
84 #define AHCI_BASE_ADDR (CONFIG_SYS_IMMR + 0x02200000)
85 #define CONFIG_BOARD_LATE_INIT
88 #define CONFIG_SCSI_AHCI
89 #define CONFIG_SCSI_AHCI_PLAT
90 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
91 #define CONFIG_SYS_SCSI_MAX_LUN 1
92 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
93 CONFIG_SYS_SCSI_MAX_LUN)
94 #define CONFIG_DOS_PARTITION
95 #define CONFIG_SYS_FSL_ERRATUM_A008407
98 #define CONFIG_SYS_FSL_DDR_BE
99 #define CONFIG_VERY_BIG_RAM
100 #ifdef CONFIG_SYS_FSL_DDR4
101 #define CONFIG_SYS_FSL_DDRC_GEN4
103 #define CONFIG_SYS_FSL_DDRC_ARM_GEN3
105 #define CONFIG_SYS_FSL_DDR
106 #define CONFIG_SYS_LS1_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
107 #define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_LS1_DDR_BLOCK1_SIZE
110 #define CONFIG_SYS_FSL_IFC_BE
111 #define CONFIG_SYS_FSL_ESDHC_BE
112 #define CONFIG_SYS_FSL_WDOG_BE
113 #define CONFIG_SYS_FSL_DSPI_BE
114 #define CONFIG_SYS_FSL_QSPI_BE
115 #define CONFIG_SYS_FSL_DCU_BE
116 #define CONFIG_SYS_FSL_SEC_MON_LE
117 #define CONFIG_SYS_FSL_SEC_LE
118 #define CONFIG_SYS_FSL_SFP_VER_3_2
119 #define CONFIG_SYS_FSL_SFP_BE
120 #define CONFIG_SYS_FSL_SRK_LE
122 #define DCU_LAYER_MAX_NUM 16
124 #define CONFIG_SYS_FSL_SRDS_1
126 #ifdef CONFIG_LS102XA
127 #define CONFIG_MAX_CPUS 2
128 #define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
129 #define CONFIG_NUM_DDR_CONTROLLERS 1
130 #define CONFIG_SYS_FSL_DDR_VER FSL_DDR_VER_5_0
131 #define CONFIG_SYS_FSL_SEC_COMPAT 5
132 #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
133 #define CONFIG_SYS_FSL_ERRATUM_A008378
134 #define CONFIG_SYS_FSL_ERRATUM_A009663
135 #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
137 #error SoC not defined
140 #define FSL_IFC_COMPAT "fsl,ifc"
141 #define FSL_QSPI_COMPAT "fsl,ls1021a-qspi"
142 #define FSL_DSPI_COMPAT "fsl,ls1021a-v1.0-dspi"
144 #endif /* _ASM_ARMV7_LS102XA_CONFIG_ */