2 * dts file for Xilinx ZynqMP
4 * (C) Copyright 2014 - 2015, Xilinx, Inc.
6 * Michal Simek <michal.simek@xilinx.com>
8 * SPDX-License-Identifier: GPL-2.0+
11 compatible = "xlnx,zynqmp";
20 compatible = "arm,cortex-a53", "arm,armv8";
22 enable-method = "psci";
27 compatible = "arm,cortex-a53", "arm,armv8";
29 enable-method = "psci";
34 compatible = "arm,cortex-a53", "arm,armv8";
36 enable-method = "psci";
41 compatible = "arm,cortex-a53", "arm,armv8";
43 enable-method = "psci";
49 compatible = "xlnx,zynqmp-genpd";
52 #power-domain-cells = <0x0>;
57 #power-domain-cells = <0x0>;
62 #power-domain-cells = <0x0>;
67 #power-domain-cells = <0x0>;
72 #power-domain-cells = <0x0>;
77 #power-domain-cells = <0x0>;
82 #power-domain-cells = <0x0>;
87 #power-domain-cells = <0x0>;
92 #power-domain-cells = <0x0>;
97 #power-domain-cells = <0x0>;
102 #power-domain-cells = <0x0>;
107 #power-domain-cells = <0x0>;
112 #power-domain-cells = <0x0>;
117 /* fixme: what to attach to */
118 #power-domain-cells = <0x0>;
123 #power-domain-cells = <0x0>;
128 #power-domain-cells = <0x0>;
133 #power-domain-cells = <0x0>;
138 #power-domain-cells = <0x0>;
143 #power-domain-cells = <0x0>;
148 #power-domain-cells = <0x0>;
153 #power-domain-cells = <0x0>;
158 #power-domain-cells = <0x0>;
163 #power-domain-cells = <0x0>;
168 #power-domain-cells = <0x0>;
173 #power-domain-cells = <0x0>;
178 #power-domain-cells = <0x0>;
183 #power-domain-cells = <0x0>;
188 #power-domain-cells = <0x0>;
193 #power-domain-cells = <0x0>;
198 #power-domain-cells = <0x0>;
203 #power-domain-cells = <0x0>;
208 #power-domain-cells = <0x0>;
213 #power-domain-cells = <0x0>;
219 compatible = "arm,armv8-pmuv3";
220 interrupt-parent = <&gic>;
221 interrupts = <0 143 4>,
228 compatible = "arm,psci-0.2";
233 compatible = "xlnx,zynqmp-pm";
238 compatible = "arm,armv8-timer";
239 interrupt-parent = <&gic>;
240 interrupts = <1 13 0xf01>,
247 compatible = "simple-bus";
248 #address-cells = <2>;
252 gic: interrupt-controller@f9010000 {
253 compatible = "arm,gic-400", "arm,cortex-a15-gic";
254 #interrupt-cells = <3>;
255 reg = <0x0 0xf9010000 0x10000>,
256 <0x0 0xf902f000 0x2000>,
257 <0x0 0xf9040000 0x20000>,
258 <0x0 0xf906f000 0x2000>;
259 interrupt-controller;
260 interrupt-parent = <&gic>;
261 interrupts = <1 9 0xf04>;
266 compatible = "simple-bus";
267 #address-cells = <2>;
272 compatible = "xlnx,zynq-can-1.0";
274 clock-names = "can_clk", "pclk";
275 reg = <0x0 0xff060000 0x1000>;
276 interrupts = <0 23 4>;
277 interrupt-parent = <&gic>;
278 tx-fifo-depth = <0x40>;
279 rx-fifo-depth = <0x40>;
280 power-domains = <&pd_can0>;
284 compatible = "xlnx,zynq-can-1.0";
286 clock-names = "can_clk", "pclk";
287 reg = <0x0 0xff070000 0x1000>;
288 interrupts = <0 24 4>;
289 interrupt-parent = <&gic>;
290 tx-fifo-depth = <0x40>;
291 rx-fifo-depth = <0x40>;
292 power-domains = <&pd_can1>;
296 compatible = "arm,cci-400";
297 reg = <0x0 0xfd6e0000 0x9000>;
298 ranges = <0x0 0x0 0xfd6e0000 0x10000>;
299 #address-cells = <1>;
303 compatible = "arm,cci-400-pmu,r1";
304 reg = <0x9000 0x5000>;
305 interrupt-parent = <&gic>;
306 interrupts = <0 123 4>,
315 fpd_dma_chan1: dma@fd500000 {
317 compatible = "xlnx,zynqmp-dma-1.0";
318 reg = <0x0 0xfd500000 0x1000>;
319 interrupt-parent = <&gic>;
320 interrupts = <0 124 4>;
321 clock-names = "clk_main", "clk_apb";
323 xlnx,bus-width = <128>;
324 power-domains = <&pd_gdma>;
327 fpd_dma_chan2: dma@fd510000 {
329 compatible = "xlnx,zynqmp-dma-1.0";
330 reg = <0x0 0xfd510000 0x1000>;
331 interrupt-parent = <&gic>;
332 interrupts = <0 125 4>;
333 clock-names = "clk_main", "clk_apb";
335 xlnx,bus-width = <128>;
336 power-domains = <&pd_gdma>;
339 fpd_dma_chan3: dma@fd520000 {
341 compatible = "xlnx,zynqmp-dma-1.0";
342 reg = <0x0 0xfd520000 0x1000>;
343 interrupt-parent = <&gic>;
344 interrupts = <0 126 4>;
345 clock-names = "clk_main", "clk_apb";
347 xlnx,bus-width = <128>;
348 power-domains = <&pd_gdma>;
351 fpd_dma_chan4: dma@fd530000 {
353 compatible = "xlnx,zynqmp-dma-1.0";
354 reg = <0x0 0xfd530000 0x1000>;
355 interrupt-parent = <&gic>;
356 interrupts = <0 127 4>;
357 clock-names = "clk_main", "clk_apb";
359 xlnx,bus-width = <128>;
360 power-domains = <&pd_gdma>;
363 fpd_dma_chan5: dma@fd540000 {
365 compatible = "xlnx,zynqmp-dma-1.0";
366 reg = <0x0 0xfd540000 0x1000>;
367 interrupt-parent = <&gic>;
368 interrupts = <0 128 4>;
369 clock-names = "clk_main", "clk_apb";
371 xlnx,bus-width = <128>;
372 power-domains = <&pd_gdma>;
375 fpd_dma_chan6: dma@fd550000 {
377 compatible = "xlnx,zynqmp-dma-1.0";
378 reg = <0x0 0xfd550000 0x1000>;
379 interrupt-parent = <&gic>;
380 interrupts = <0 129 4>;
381 clock-names = "clk_main", "clk_apb";
383 xlnx,bus-width = <128>;
384 power-domains = <&pd_gdma>;
387 fpd_dma_chan7: dma@fd560000 {
389 compatible = "xlnx,zynqmp-dma-1.0";
390 reg = <0x0 0xfd560000 0x1000>;
391 interrupt-parent = <&gic>;
392 interrupts = <0 130 4>;
393 clock-names = "clk_main", "clk_apb";
395 xlnx,bus-width = <128>;
396 power-domains = <&pd_gdma>;
399 fpd_dma_chan8: dma@fd570000 {
401 compatible = "xlnx,zynqmp-dma-1.0";
402 reg = <0x0 0xfd570000 0x1000>;
403 interrupt-parent = <&gic>;
404 interrupts = <0 131 4>;
405 clock-names = "clk_main", "clk_apb";
407 xlnx,bus-width = <128>;
408 power-domains = <&pd_gdma>;
413 compatible = "arm,mali-400", "arm,mali-utgard";
414 reg = <0x0 0xfd4b0000 0x30000>;
415 interrupt-parent = <&gic>;
416 interrupts = <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>;
417 interrupt-names = "IRQGP", "IRQGPMMU", "IRQPP0", "IRQPPMMU0", "IRQPP1", "IRQPPMMU1";
421 lpd_dma_chan1: dma@ffa80000 {
423 compatible = "xlnx,zynqmp-dma-1.0";
424 reg = <0x0 0xffa80000 0x1000>;
425 interrupt-parent = <&gic>;
426 interrupts = <0 77 4>;
428 xlnx,bus-width = <64>;
429 power-domains = <&pd_adma>;
432 lpd_dma_chan2: dma@ffa90000 {
434 compatible = "xlnx,zynqmp-dma-1.0";
435 reg = <0x0 0xffa90000 0x1000>;
436 interrupt-parent = <&gic>;
437 interrupts = <0 78 4>;
439 xlnx,bus-width = <64>;
440 power-domains = <&pd_adma>;
443 lpd_dma_chan3: dma@ffaa0000 {
445 compatible = "xlnx,zynqmp-dma-1.0";
446 reg = <0x0 0xffaa0000 0x1000>;
447 interrupt-parent = <&gic>;
448 interrupts = <0 79 4>;
450 xlnx,bus-width = <64>;
451 power-domains = <&pd_adma>;
454 lpd_dma_chan4: dma@ffab0000 {
456 compatible = "xlnx,zynqmp-dma-1.0";
457 reg = <0x0 0xffab0000 0x1000>;
458 interrupt-parent = <&gic>;
459 interrupts = <0 80 4>;
461 xlnx,bus-width = <64>;
462 power-domains = <&pd_adma>;
465 lpd_dma_chan5: dma@ffac0000 {
467 compatible = "xlnx,zynqmp-dma-1.0";
468 reg = <0x0 0xffac0000 0x1000>;
469 interrupt-parent = <&gic>;
470 interrupts = <0 81 4>;
472 xlnx,bus-width = <64>;
473 power-domains = <&pd_adma>;
476 lpd_dma_chan6: dma@ffad0000 {
478 compatible = "xlnx,zynqmp-dma-1.0";
479 reg = <0x0 0xffad0000 0x1000>;
480 interrupt-parent = <&gic>;
481 interrupts = <0 82 4>;
483 xlnx,bus-width = <64>;
484 power-domains = <&pd_adma>;
487 lpd_dma_chan7: dma@ffae0000 {
489 compatible = "xlnx,zynqmp-dma-1.0";
490 reg = <0x0 0xffae0000 0x1000>;
491 interrupt-parent = <&gic>;
492 interrupts = <0 83 4>;
494 xlnx,bus-width = <64>;
495 power-domains = <&pd_adma>;
498 lpd_dma_chan8: dma@ffaf0000 {
500 compatible = "xlnx,zynqmp-dma-1.0";
501 reg = <0x0 0xffaf0000 0x1000>;
502 interrupt-parent = <&gic>;
503 interrupts = <0 84 4>;
505 xlnx,bus-width = <64>;
506 power-domains = <&pd_adma>;
509 nand0: nand@ff100000 {
510 compatible = "arasan,nfc-v3p10";
512 reg = <0x0 0xff100000 0x1000>;
513 clock-names = "clk_sys", "clk_flash";
514 interrupt-parent = <&gic>;
515 interrupts = <0 14 4>;
516 #address-cells = <2>;
518 power-domains = <&pd_nand>;
521 gem0: ethernet@ff0b0000 {
522 compatible = "cdns,zynqmp-gem";
524 interrupt-parent = <&gic>;
525 interrupts = <0 57 4>, <0 57 4>;
526 reg = <0x0 0xff0b0000 0x1000>;
527 clock-names = "pclk", "hclk", "tx_clk";
528 #address-cells = <1>;
530 #stream-id-cells = <1>;
531 power-domains = <&pd_eth0>;
534 gem1: ethernet@ff0c0000 {
535 compatible = "cdns,zynqmp-gem";
537 interrupt-parent = <&gic>;
538 interrupts = <0 59 4>, <0 59 4>;
539 reg = <0x0 0xff0c0000 0x1000>;
540 clock-names = "pclk", "hclk", "tx_clk";
541 #address-cells = <1>;
543 #stream-id-cells = <1>;
544 power-domains = <&pd_eth1>;
547 gem2: ethernet@ff0d0000 {
548 compatible = "cdns,zynqmp-gem";
550 interrupt-parent = <&gic>;
551 interrupts = <0 61 4>, <0 61 4>;
552 reg = <0x0 0xff0d0000 0x1000>;
553 clock-names = "pclk", "hclk", "tx_clk";
554 #address-cells = <1>;
556 #stream-id-cells = <1>;
557 power-domains = <&pd_eth2>;
560 gem3: ethernet@ff0e0000 {
561 compatible = "cdns,zynqmp-gem";
563 interrupt-parent = <&gic>;
564 interrupts = <0 63 4>, <0 63 4>;
565 reg = <0x0 0xff0e0000 0x1000>;
566 clock-names = "pclk", "hclk", "tx_clk";
567 #address-cells = <1>;
569 #stream-id-cells = <1>;
570 power-domains = <&pd_eth3>;
573 gpio: gpio@ff0a0000 {
574 compatible = "xlnx,zynqmp-gpio-1.0";
577 interrupt-parent = <&gic>;
578 interrupts = <0 16 4>;
579 reg = <0x0 0xff0a0000 0x1000>;
580 power-domains = <&pd_gpio>;
584 compatible = "cdns,i2c-r1p10";
586 interrupt-parent = <&gic>;
587 interrupts = <0 17 4>;
588 reg = <0x0 0xff020000 0x1000>;
589 #address-cells = <1>;
591 power-domains = <&pd_i2c0>;
595 compatible = "cdns,i2c-r1p10";
597 interrupt-parent = <&gic>;
598 interrupts = <0 18 4>;
599 reg = <0x0 0xff030000 0x1000>;
600 #address-cells = <1>;
602 power-domains = <&pd_i2c1>;
605 pcie: pcie@fd0e0000 {
606 compatible = "xlnx,nwl-pcie-2.11";
608 #address-cells = <3>;
610 #interrupt-cells = <1>;
612 interrupt-parent = <&gic>;
613 interrupts = < 0 118 4>,
615 < 0 115 4>, /* MSI_1 [63...32] */
616 < 0 114 4 >; /* MSI_0 [31...0] */
617 interrupt-names = "misc", "intx", "msi_1", "msi_0";
618 reg = <0x0 0xfd0e0000 0x1000>,
619 <0x0 0xfd480000 0x1000>,
620 <0x0 0xe0000000 0x1000000>;
621 reg-names = "breg", "pcireg", "cfg";
622 ranges = <0x02000000 0x00000000 0xe1000000 0x00000000 0xe1000000 0 0x0f000000>;
626 compatible = "xlnx,zynqmp-qspi-1.0";
628 clock-names = "ref_clk", "pclk";
629 interrupts = <0 15 4>;
630 interrupt-parent = <&gic>;
632 reg = <0x0 0xff0f0000 0x1000 0x0 0xc0000000 0x8000000>;
633 #address-cells = <1>;
635 power-domains = <&pd_qspi>;
639 compatible = "xlnx,zynqmp-rtc";
641 reg = <0x0 0xffa60000 0x100>;
642 interrupt-parent = <&gic>;
643 interrupts = <0 26 4>, <0 27 4>;
644 interrupt-names = "alarm", "sec";
647 sata: ahci@fd0c0000 {
648 compatible = "ceva,ahci-1v84";
650 reg = <0x0 0xfd0c0000 0x2000>;
651 interrupt-parent = <&gic>;
652 interrupts = <0 133 4>;
653 power-domains = <&pd_sata>;
656 sdhci0: sdhci@ff160000 {
657 compatible = "arasan,sdhci-8.9a";
659 interrupt-parent = <&gic>;
660 interrupts = <0 48 4>;
661 reg = <0x0 0xff160000 0x1000>;
662 clock-names = "clk_xin", "clk_ahb";
664 power-domains = <&pd_sd0>;
667 sdhci1: sdhci@ff170000 {
668 compatible = "arasan,sdhci-8.9a";
670 interrupt-parent = <&gic>;
671 interrupts = <0 49 4>;
672 reg = <0x0 0xff170000 0x1000>;
673 clock-names = "clk_xin", "clk_ahb";
675 power-domains = <&pd_sd1>;
678 smmu: smmu@fd800000 {
679 compatible = "arm,mmu-500";
680 reg = <0x0 0xfd800000 0x20000>;
681 #global-interrupts = <1>;
682 interrupt-parent = <&gic>;
683 interrupts = <0 155 4>,
684 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
685 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
686 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
687 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>;
688 mmu-masters = < &gem0 0x874
695 compatible = "cdns,spi-r1p6";
697 interrupt-parent = <&gic>;
698 interrupts = <0 19 4>;
699 reg = <0x0 0xff040000 0x1000>;
700 clock-names = "ref_clk", "pclk";
701 #address-cells = <1>;
703 power-domains = <&pd_spi0>;
707 compatible = "cdns,spi-r1p6";
709 interrupt-parent = <&gic>;
710 interrupts = <0 20 4>;
711 reg = <0x0 0xff050000 0x1000>;
712 clock-names = "ref_clk", "pclk";
713 #address-cells = <1>;
715 power-domains = <&pd_spi1>;
718 ttc0: timer@ff110000 {
719 compatible = "cdns,ttc";
721 interrupt-parent = <&gic>;
722 interrupts = <0 36 4>, <0 37 4>, <0 38 4>;
723 reg = <0x0 0xff110000 0x1000>;
725 power-domains = <&pd_ttc0>;
728 ttc1: timer@ff120000 {
729 compatible = "cdns,ttc";
731 interrupt-parent = <&gic>;
732 interrupts = <0 39 4>, <0 40 4>, <0 41 4>;
733 reg = <0x0 0xff120000 0x1000>;
735 power-domains = <&pd_ttc1>;
738 ttc2: timer@ff130000 {
739 compatible = "cdns,ttc";
741 interrupt-parent = <&gic>;
742 interrupts = <0 42 4>, <0 43 4>, <0 44 4>;
743 reg = <0x0 0xff130000 0x1000>;
745 power-domains = <&pd_ttc2>;
748 ttc3: timer@ff140000 {
749 compatible = "cdns,ttc";
751 interrupt-parent = <&gic>;
752 interrupts = <0 45 4>, <0 46 4>, <0 47 4>;
753 reg = <0x0 0xff140000 0x1000>;
755 power-domains = <&pd_ttc3>;
758 uart0: serial@ff000000 {
759 compatible = "cdns,uart-r1p12";
761 interrupt-parent = <&gic>;
762 interrupts = <0 21 4>;
763 reg = <0x0 0xff000000 0x1000>;
764 clock-names = "uart_clk", "pclk";
765 power-domains = <&pd_uart0>;
768 uart1: serial@ff010000 {
769 compatible = "cdns,uart-r1p12";
771 interrupt-parent = <&gic>;
772 interrupts = <0 22 4>;
773 reg = <0x0 0xff010000 0x1000>;
774 clock-names = "uart_clk", "pclk";
775 power-domains = <&pd_uart1>;
779 compatible = "snps,dwc3";
781 interrupt-parent = <&gic>;
782 interrupts = <0 65 4>;
783 reg = <0x0 0xfe200000 0x40000>;
784 clock-names = "clk_xin", "clk_ahb";
785 power-domains = <&pd_usb0>;
789 compatible = "snps,dwc3";
791 interrupt-parent = <&gic>;
792 interrupts = <0 70 4>;
793 reg = <0x0 0xfe300000 0x40000>;
794 clock-names = "clk_xin", "clk_ahb";
795 power-domains = <&pd_usb1>;
798 watchdog0: watchdog@fd4d0000 {
799 compatible = "cdns,wdt-r1p2";
801 interrupt-parent = <&gic>;
802 interrupts = <0 113 1>;
803 reg = <0x0 0xfd4d0000 0x1000>;
807 xilinx_drm: xilinx_drm {
808 compatible = "xlnx,drm";
810 xlnx,encoder-slave = <&xlnx_dp>;
811 xlnx,connector-type = "DisplayPort";
812 xlnx,dp-sub = <&xlnx_dp_sub>;
814 xlnx,pixel-format = "rgb565";
816 dmas = <&xlnx_dpdma 3>;
820 dmas = <&xlnx_dpdma 0>;
826 xlnx_dp: dp@43c00000 {
827 compatible = "xlnx,v-dp";
829 reg = <0x0 0xfd4a0000 0x1000>;
830 interrupts = <0 119 4>;
831 interrupt-parent = <&gic>;
832 clock-names = "aclk", "aud_clk";
833 xlnx,dp-version = "v1.2";
834 xlnx,max-lanes = <2>;
835 xlnx,max-link-rate = <540000>;
838 xlnx,colormetry = "rgb";
840 xlnx,audio-chan = <2>;
841 xlnx,dp-sub = <&xlnx_dp_sub>;
844 xlnx_dp_snd_card: dp_snd_card {
845 compatible = "xlnx,dp-snd-card";
847 xlnx,dp-snd-pcm = <&xlnx_dp_snd_pcm0>, <&xlnx_dp_snd_pcm1>;
848 xlnx,dp-snd-codec = <&xlnx_dp_snd_codec0>;
851 xlnx_dp_snd_codec0: dp_snd_codec0 {
852 compatible = "xlnx,dp-snd-codec";
854 clock-names = "aud_clk";
857 xlnx_dp_snd_pcm0: dp_snd_pcm0 {
858 compatible = "xlnx,dp-snd-pcm";
860 dmas = <&xlnx_dpdma 4>;
864 xlnx_dp_snd_pcm1: dp_snd_pcm1 {
865 compatible = "xlnx,dp-snd-pcm";
867 dmas = <&xlnx_dpdma 5>;
871 xlnx_dp_sub: dp_sub@43c0a000 {
872 compatible = "xlnx,dp-sub";
874 reg = <0x0 0xfd4aa000 0x1000>, <0x0 0xfd4ab000 0x1000>, <0x0 0xfd4ac000 0x1000>;
875 reg-names = "blend", "av_buf", "aud";
876 xlnx,output-fmt = "rgb";
879 xlnx_dpdma: dma@fd4c0000 {
880 compatible = "xlnx,dpdma";
882 reg = <0x0 0xfd4c0000 0x1000>;
883 interrupts = <0 122 4>;
884 interrupt-parent = <&gic>;
885 clock-names = "axi_clk";
888 dma-video0channel@43c10000 {
889 compatible = "xlnx,video0";
891 dma-video1channel@43c10000 {
892 compatible = "xlnx,video1";
894 dma-video2channel@43c10000 {
895 compatible = "xlnx,video2";
897 dma-graphicschannel@43c10000 {
898 compatible = "xlnx,graphics";
900 dma-audio0channel@43c10000 {
901 compatible = "xlnx,audio0";
903 dma-audio1channel@43c10000 {
904 compatible = "xlnx,audio1";