2 * Clock specification for Xilinx ZynqMP
4 * (C) Copyright 2015, Xilinx, Inc.
6 * Michal Simek <michal.simek@xilinx.com>
8 * SPDX-License-Identifier: GPL-2.0+
13 compatible = "fixed-clock";
15 clock-frequency = <100000000>;
20 compatible = "fixed-clock";
22 clock-frequency = <125000000>;
26 compatible = "fixed-clock";
28 clock-frequency = <200000000>;
32 compatible = "fixed-clock";
34 clock-frequency = <250000000>;
38 compatible = "fixed-clock";
40 clock-frequency = <300000000>;
44 compatible = "fixed-clock";
46 clock-frequency = <600000000>;
50 compatible = "fixed-clock";
52 clock-frequency = <100000000>;
53 clock-accuracy = <100>;
57 compatible = "fixed-clock";
59 clock-frequency = <24576000>;
60 clock-accuracy = <100>;
63 dpdma_clk: dpdma_clk {
64 compatible = "fixed-clock";
66 clock-frequency = <533000000>;
69 drm_clock: drm_clock {
70 compatible = "fixed-clock";
72 clock-frequency = <262750000>;
73 clock-accuracy = <0x64>;
78 clocks = <&clk100 &clk100>;
82 clocks = <&clk100 &clk100>;
86 clocks = <&clk600>, <&clk100>;
90 clocks = <&clk600>, <&clk100>;
94 clocks = <&clk600>, <&clk100>;
98 clocks = <&clk600>, <&clk100>;
102 clocks = <&clk600>, <&clk100>;
106 clocks = <&clk600>, <&clk100>;
110 clocks = <&clk600>, <&clk100>;
114 clocks = <&clk600>, <&clk100>;
118 clocks = <&clk600>, <&clk100>;
122 clocks = <&clk600>, <&clk100>;
126 clocks = <&clk600>, <&clk100>;
130 clocks = <&clk600>, <&clk100>;
134 clocks = <&clk600>, <&clk100>;
138 clocks = <&clk600>, <&clk100>;
142 clocks = <&clk600>, <&clk100>;
146 clocks = <&clk600>, <&clk100>;
150 clocks = <&clk100 &clk100>;
154 clocks = <&clk125>, <&clk125>, <&clk125>;
158 clocks = <&clk125>, <&clk125>, <&clk125>;
162 clocks = <&clk125>, <&clk125>, <&clk125>;
166 clocks = <&clk125>, <&clk125>, <&clk125>;
182 clocks = <&clk300 &clk300>;
190 clocks = <&clk200 &clk200>;
194 clocks = <&clk200 &clk200>;
198 clocks = <&clk200 &clk200>;
202 clocks = <&clk200 &clk200>;
206 clocks = <&clk100 &clk100>;
210 clocks = <&clk100 &clk100>;
214 clocks = <&clk250>, <&clk250>;
218 clocks = <&clk250>, <&clk250>;
226 clocks = <&drm_clock>;
230 clocks = <&dp_aclk>, <&dp_aud_clk>;
234 clocks = <&dpdma_clk>;
237 &xlnx_dp_snd_codec0 {
238 clocks = <&dp_aud_clk>;