2 * Device Tree Source for UniPhier Pro5 SoC
4 * Copyright (C) 2015-2016 Socionext Inc.
5 * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
7 * SPDX-License-Identifier: (GPL-2.0+ OR MIT)
11 compatible = "socionext,uniphier-pro5";
21 compatible = "arm,cortex-a9";
23 clocks = <&sys_clk 32>;
24 enable-method = "psci";
25 next-level-cache = <&l2>;
26 operating-points-v2 = <&cpu_opp>;
31 compatible = "arm,cortex-a9";
33 clocks = <&sys_clk 32>;
34 enable-method = "psci";
35 next-level-cache = <&l2>;
36 operating-points-v2 = <&cpu_opp>;
41 compatible = "operating-points-v2";
45 opp-hz = /bits/ 64 <100000000>;
46 clock-latency-ns = <300>;
49 opp-hz = /bits/ 64 <116667000>;
50 clock-latency-ns = <300>;
53 opp-hz = /bits/ 64 <150000000>;
54 clock-latency-ns = <300>;
57 opp-hz = /bits/ 64 <175000000>;
58 clock-latency-ns = <300>;
61 opp-hz = /bits/ 64 <200000000>;
62 clock-latency-ns = <300>;
65 opp-hz = /bits/ 64 <233334000>;
66 clock-latency-ns = <300>;
69 opp-hz = /bits/ 64 <300000000>;
70 clock-latency-ns = <300>;
73 opp-hz = /bits/ 64 <350000000>;
74 clock-latency-ns = <300>;
77 opp-hz = /bits/ 64 <400000000>;
78 clock-latency-ns = <300>;
81 opp-hz = /bits/ 64 <466667000>;
82 clock-latency-ns = <300>;
85 opp-hz = /bits/ 64 <600000000>;
86 clock-latency-ns = <300>;
89 opp-hz = /bits/ 64 <700000000>;
90 clock-latency-ns = <300>;
93 opp-hz = /bits/ 64 <800000000>;
94 clock-latency-ns = <300>;
97 opp-hz = /bits/ 64 <933334000>;
98 clock-latency-ns = <300>;
101 opp-hz = /bits/ 64 <1200000000>;
102 clock-latency-ns = <300>;
105 opp-hz = /bits/ 64 <1400000000>;
106 clock-latency-ns = <300>;
111 compatible = "arm,psci-0.2";
117 compatible = "fixed-clock";
119 clock-frequency = <20000000>;
122 arm_timer_clk: arm_timer_clk {
124 compatible = "fixed-clock";
125 clock-frequency = <50000000>;
130 compatible = "simple-bus";
131 #address-cells = <1>;
134 interrupt-parent = <&intc>;
136 l2: l2-cache@500c0000 {
137 compatible = "socionext,uniphier-system-cache";
138 reg = <0x500c0000 0x2000>, <0x503c0100 0x8>,
140 interrupts = <0 190 4>, <0 191 4>;
142 cache-size = <(2 * 1024 * 1024)>;
144 cache-line-size = <128>;
146 next-level-cache = <&l3>;
149 l3: l3-cache@500c8000 {
150 compatible = "socionext,uniphier-system-cache";
151 reg = <0x500c8000 0x2000>, <0x503c8100 0x8>,
153 interrupts = <0 174 4>, <0 175 4>;
155 cache-size = <(2 * 1024 * 1024)>;
157 cache-line-size = <256>;
161 serial0: serial@54006800 {
162 compatible = "socionext,uniphier-uart";
164 reg = <0x54006800 0x40>;
165 interrupts = <0 33 4>;
166 pinctrl-names = "default";
167 pinctrl-0 = <&pinctrl_uart0>;
168 clocks = <&peri_clk 0>;
169 clock-frequency = <73728000>;
172 serial1: serial@54006900 {
173 compatible = "socionext,uniphier-uart";
175 reg = <0x54006900 0x40>;
176 interrupts = <0 35 4>;
177 pinctrl-names = "default";
178 pinctrl-0 = <&pinctrl_uart1>;
179 clocks = <&peri_clk 1>;
180 clock-frequency = <73728000>;
183 serial2: serial@54006a00 {
184 compatible = "socionext,uniphier-uart";
186 reg = <0x54006a00 0x40>;
187 interrupts = <0 37 4>;
188 pinctrl-names = "default";
189 pinctrl-0 = <&pinctrl_uart2>;
190 clocks = <&peri_clk 2>;
191 clock-frequency = <73728000>;
194 serial3: serial@54006b00 {
195 compatible = "socionext,uniphier-uart";
197 reg = <0x54006b00 0x40>;
198 interrupts = <0 177 4>;
199 pinctrl-names = "default";
200 pinctrl-0 = <&pinctrl_uart3>;
201 clocks = <&peri_clk 3>;
202 clock-frequency = <73728000>;
205 gpio: gpio@55000000 {
206 compatible = "socionext,uniphier-gpio";
207 reg = <0x55000000 0x200>;
208 interrupt-parent = <&aidet>;
209 interrupt-controller;
210 #interrupt-cells = <2>;
213 gpio-ranges = <&pinctrl 0 0 0>;
214 gpio-ranges-group-names = "gpio_range";
219 compatible = "socionext,uniphier-fi2c";
221 reg = <0x58780000 0x80>;
222 #address-cells = <1>;
224 interrupts = <0 41 4>;
225 pinctrl-names = "default";
226 pinctrl-0 = <&pinctrl_i2c0>;
227 clocks = <&peri_clk 4>;
228 clock-frequency = <100000>;
232 compatible = "socionext,uniphier-fi2c";
234 reg = <0x58781000 0x80>;
235 #address-cells = <1>;
237 interrupts = <0 42 4>;
238 pinctrl-names = "default";
239 pinctrl-0 = <&pinctrl_i2c1>;
240 clocks = <&peri_clk 5>;
241 clock-frequency = <100000>;
245 compatible = "socionext,uniphier-fi2c";
247 reg = <0x58782000 0x80>;
248 #address-cells = <1>;
250 interrupts = <0 43 4>;
251 pinctrl-names = "default";
252 pinctrl-0 = <&pinctrl_i2c2>;
253 clocks = <&peri_clk 6>;
254 clock-frequency = <100000>;
258 compatible = "socionext,uniphier-fi2c";
260 reg = <0x58783000 0x80>;
261 #address-cells = <1>;
263 interrupts = <0 44 4>;
264 pinctrl-names = "default";
265 pinctrl-0 = <&pinctrl_i2c3>;
266 clocks = <&peri_clk 7>;
267 clock-frequency = <100000>;
270 /* i2c4 does not exist */
272 /* chip-internal connection for DMD */
274 compatible = "socionext,uniphier-fi2c";
275 reg = <0x58785000 0x80>;
276 #address-cells = <1>;
278 interrupts = <0 25 4>;
279 clocks = <&peri_clk 9>;
280 clock-frequency = <400000>;
283 /* chip-internal connection for HDMI */
285 compatible = "socionext,uniphier-fi2c";
286 reg = <0x58786000 0x80>;
287 #address-cells = <1>;
289 interrupts = <0 26 4>;
290 clocks = <&peri_clk 10>;
291 clock-frequency = <400000>;
294 system_bus: system-bus@58c00000 {
295 compatible = "socionext,uniphier-system-bus";
297 reg = <0x58c00000 0x400>;
298 #address-cells = <2>;
300 pinctrl-names = "default";
301 pinctrl-0 = <&pinctrl_system_bus>;
305 compatible = "socionext,uniphier-smpctrl";
306 reg = <0x59801000 0x400>;
310 compatible = "socionext,uniphier-pro5-sdctrl",
311 "simple-mfd", "syscon";
312 reg = <0x59810000 0x400>;
315 compatible = "socionext,uniphier-pro5-sd-clock";
320 compatible = "socionext,uniphier-pro5-sd-reset";
326 compatible = "socionext,uniphier-pro5-perictrl",
327 "simple-mfd", "syscon";
328 reg = <0x59820000 0x200>;
331 compatible = "socionext,uniphier-pro5-peri-clock";
336 compatible = "socionext,uniphier-pro5-peri-reset";
342 compatible = "socionext,uniphier-pro5-soc-glue",
343 "simple-mfd", "syscon";
344 reg = <0x5f800000 0x2000>;
347 compatible = "socionext,uniphier-pro5-pinctrl";
351 aidet: aidet@5fc20000 {
352 compatible = "socionext,uniphier-pro5-aidet";
353 reg = <0x5fc20000 0x200>;
354 interrupt-controller;
355 #interrupt-cells = <2>;
359 compatible = "arm,cortex-a9-global-timer";
360 reg = <0x60000200 0x20>;
361 interrupts = <1 11 0x304>;
362 clocks = <&arm_timer_clk>;
366 compatible = "arm,cortex-a9-twd-timer";
367 reg = <0x60000600 0x20>;
368 interrupts = <1 13 0x304>;
369 clocks = <&arm_timer_clk>;
372 intc: interrupt-controller@60001000 {
373 compatible = "arm,cortex-a9-gic";
374 reg = <0x60001000 0x1000>,
376 #interrupt-cells = <3>;
377 interrupt-controller;
381 compatible = "socionext,uniphier-pro5-sysctrl",
382 "simple-mfd", "syscon";
383 reg = <0x61840000 0x10000>;
386 compatible = "socionext,uniphier-pro5-clock";
391 compatible = "socionext,uniphier-pro5-reset";
397 compatible = "socionext,uniphier-pro5-dwc3";
399 reg = <0x65b00000 0x1000>;
400 #address-cells = <1>;
403 pinctrl-names = "default";
404 pinctrl-0 = <&pinctrl_usb0>;
406 compatible = "snps,dwc3";
407 reg = <0x65a00000 0x10000>;
408 interrupts = <0 134 4>;
415 compatible = "socionext,uniphier-pro5-dwc3";
417 reg = <0x65d00000 0x1000>;
418 #address-cells = <1>;
421 pinctrl-names = "default";
422 pinctrl-0 = <&pinctrl_usb1>, <&pinctrl_usb2>;
424 compatible = "snps,dwc3";
425 reg = <0x65c00000 0x10000>;
426 interrupts = <0 137 4>;
432 nand: nand@68000000 {
433 compatible = "socionext,uniphier-denali-nand-v5b";
435 reg-names = "nand_data", "denali_reg";
436 reg = <0x68000000 0x20>, <0x68100000 0x1000>;
437 interrupts = <0 65 4>;
438 pinctrl-names = "default";
439 pinctrl-0 = <&pinctrl_nand2cs>;
440 clocks = <&sys_clk 2>;
443 emmc: sdhc@68400000 {
444 compatible = "socionext,uniphier-sdhc";
446 reg = <0x68400000 0x800>;
447 interrupts = <0 78 4>;
448 pinctrl-names = "default";
449 pinctrl-0 = <&pinctrl_emmc>;
450 clocks = <&sd_clk 1>;
451 reset-names = "host";
452 resets = <&sd_rst 1>;
461 compatible = "socionext,uniphier-sdhc";
463 reg = <0x68800000 0x800>;
464 interrupts = <0 76 4>;
465 pinctrl-names = "default", "1.8v";
466 pinctrl-0 = <&pinctrl_sd>;
467 pinctrl-1 = <&pinctrl_sd_1v8>;
468 clocks = <&sd_clk 0>;
469 reset-names = "host";
470 resets = <&sd_rst 0>;
480 #include "uniphier-pinctrl.dtsi"