2 * Copyright 2016 - Michael Kurz <michi.kurz@gmail.com>
3 * Copyright 2016 - Vikas MANOCHA <vikas.manocha@st.com>
6 * stm32f429.dtsi from Linux
7 * Copyright 2015 - Maxime Coquelin <mcoquelin.stm32@gmail.com>
9 * This file is dual-licensed: you can use it either under the terms
10 * of the GPL or the X11 license, at your option. Note that this dual
11 * licensing only applies to this file, and not this project as a
14 * a) This file is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of the
17 * License, or (at your option) any later version.
19 * This file is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
26 * b) Permission is hereby granted, free of charge, to any person
27 * obtaining a copy of this software and associated documentation
28 * files (the "Software"), to deal in the Software without
29 * restriction, including without limitation the rights to use,
30 * copy, modify, merge, publish, distribute, sublicense, and/or
31 * sell copies of the Software, and to permit persons to whom the
32 * Software is furnished to do so, subject to the following
35 * The above copyright notice and this permission notice shall be
36 * included in all copies or substantial portions of the Software.
38 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
39 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
40 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
41 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
42 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
43 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
44 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
45 * OTHER DEALINGS IN THE SOFTWARE.
48 #include "armv7-m.dtsi"
49 #include <dt-bindings/pinctrl/stm32f746-pinfunc.h>
50 #include <dt-bindings/clock/stm32fx-clock.h>
51 #include <dt-bindings/mfd/stm32f7-rcc.h>
57 compatible = "fixed-clock";
58 clock-frequency = <0>;
64 mac: ethernet@40028000 {
65 compatible = "st,stm32-dwmac";
66 reg = <0x40028000 0x8000>;
67 reg-names = "stmmaceth";
68 interrupts = <61>, <62>;
69 interrupt-names = "macirq", "eth_wake_irq";
77 compatible = "st,stm32-fmc";
78 reg = <0xA0000000 0x1000>;
79 clocks = <&rcc 0 STM32F7_AHB3_CLOCK(FMC)>;
83 qspi: quadspi@A0001000 {
84 compatible = "st,stm32-qspi";
87 reg = <0xA0001000 0x1000>, <0x90000000 0x10000000>;
88 reg-names = "QuadSPI", "QuadSPI-memory";
90 spi-max-frequency = <108000000>;
91 clocks = <&rcc 0 STM32F7_AHB3_CLOCK(QSPI)>;
94 usart1: serial@40011000 {
95 compatible = "st,stm32f7-usart", "st,stm32f7-uart";
96 reg = <0x40011000 0x400>;
98 clocks = <&rcc 0 STM32F7_APB2_CLOCK(USART1)>;
105 compatible = "st,stm32f42xx-rcc", "st,stm32-rcc";
106 reg = <0x40023800 0x400>;
111 pinctrl: pin-controller {
112 #address-cells = <1>;
114 compatible = "st,stm32f746-pinctrl";
115 ranges = <0 0x40020000 0x3000>;
119 gpioa: gpio@40020000 {
122 compatible = "st,stm32-gpio";
124 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOA)>;
125 st,bank-name = "GPIOA";
129 gpiob: gpio@40020400 {
132 compatible = "st,stm32-gpio";
134 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOB)>;
135 st,bank-name = "GPIOB";
140 gpioc: gpio@40020800 {
143 compatible = "st,stm32-gpio";
145 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOC)>;
146 st,bank-name = "GPIOC";
150 gpiod: gpio@40020c00 {
153 compatible = "st,stm32-gpio";
155 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOD)>;
156 st,bank-name = "GPIOD";
160 gpioe: gpio@40021000 {
163 compatible = "st,stm32-gpio";
164 reg = <0x1000 0x400>;
165 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOE)>;
166 st,bank-name = "GPIOE";
170 gpiof: gpio@40021400 {
173 compatible = "st,stm32-gpio";
174 reg = <0x1400 0x400>;
175 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOF)>;
176 st,bank-name = "GPIOF";
180 gpiog: gpio@40021800 {
183 compatible = "st,stm32-gpio";
184 reg = <0x1800 0x400>;
185 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOG)>;
186 st,bank-name = "GPIOG";
190 gpioh: gpio@40021c00 {
193 compatible = "st,stm32-gpio";
194 reg = <0x1c00 0x400>;
195 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOH)>;
196 st,bank-name = "GPIOH";
200 gpioi: gpio@40022000 {
203 compatible = "st,stm32-gpio";
204 reg = <0x2000 0x400>;
205 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOI)>;
206 st,bank-name = "GPIOI";
210 gpioj: gpio@40022400 {
213 compatible = "st,stm32-gpio";
214 reg = <0x2400 0x400>;
215 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOJ)>;
216 st,bank-name = "GPIOJ";
220 gpiok: gpio@40022800 {
223 compatible = "st,stm32-gpio";
224 reg = <0x2800 0x400>;
225 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOK)>;
226 st,bank-name = "GPIOK";