1 #include "skeleton.dtsi"
4 model = "Atmel SAMA5D2 family SoC";
5 compatible = "atmel,sama5d2";
15 slow_xtal: slow_xtal {
16 compatible = "fixed-clock";
18 clock-frequency = <0>;
21 main_xtal: main_xtal {
22 compatible = "fixed-clock";
24 clock-frequency = <0>;
29 compatible = "simple-bus";
35 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
36 reg = <0x00400000 0x100000>;
37 clocks = <&uhphs_clk>, <&uhphs_clk>, <&uhpck>;
38 clock-names = "ohci_clk", "hclk", "uhpck";
43 compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
44 reg = <0x00500000 0x100000>;
45 clocks = <&utmi>, <&uhphs_clk>;
46 clock-names = "usb_clk", "ehci_clk";
50 sdmmc0: sdio-host@a0000000 {
51 compatible = "atmel,sama5d2-sdhci";
52 reg = <0xa0000000 0x300>;
53 clocks = <&sdmmc0_hclk>, <&sdmmc0_gclk>, <&main>;
54 clock-names = "hclock", "multclk", "baseclk";
58 sdmmc1: sdio-host@b0000000 {
59 compatible = "atmel,sama5d2-sdhci";
60 reg = <0xb0000000 0x300>;
61 clocks = <&sdmmc1_hclk>, <&sdmmc1_gclk>, <&main>;
62 clock-names = "hclock", "multclk", "baseclk";
67 compatible = "simple-bus";
72 hlcdc: hlcdc@f0000000 {
73 compatible = "atmel,at91sam9x5-hlcdc";
74 reg = <0xf0000000 0x2000>;
80 compatible = "atmel,sama5d2-pmc", "syscon";
81 reg = <0xf0014000 0x160>;
84 #interrupt-cells = <1>;
88 compatible = "atmel,at91sam9x5-clk-main";
94 compatible = "atmel,sama5d3-clk-pll";
98 atmel,clk-input-range = <12000000 12000000>;
99 #atmel,pll-clk-output-range-cells = <4>;
100 atmel,pll-clk-output-ranges = <600000000 1200000000 0 0>;
105 compatible = "atmel,at91sam9x5-clk-plldiv";
110 audio_pll_frac: audiopll_fracck {
111 compatible = "atmel,sama5d2-clk-audio-pll-frac";
116 audio_pll_pad: audiopll_padck {
117 compatible = "atmel,sama5d2-clk-audio-pll-pad";
119 clocks = <&audio_pll_frac>;
122 audio_pll_pmc: audiopll_pmcck {
123 compatible = "atmel,sama5d2-clk-audio-pll-pmc";
125 clocks = <&audio_pll_frac>;
129 compatible = "atmel,at91sam9x5-clk-utmi";
137 compatible = "atmel,at91sam9x5-clk-master";
139 clocks = <&main>, <&plladiv>, <&utmi>;
140 atmel,clk-output-range = <124000000 166000000>;
141 atmel,clk-divisors = <1 2 4 3>;
147 compatible = "atmel,sama5d4-clk-h32mx";
153 compatible = "atmel,at91sam9x5-clk-usb";
155 clocks = <&plladiv>, <&utmi>;
159 compatible = "atmel,at91sam9x5-clk-programmable";
160 #address-cells = <1>;
162 interrupt-parent = <&pmc>;
163 clocks = <&main>, <&plladiv>, <&utmi>, <&mck>;
182 compatible = "atmel,at91rm9200-clk-system";
183 #address-cells = <1>;
236 compatible = "atmel,at91sam9x5-clk-peripheral";
237 #address-cells = <1>;
242 macb0_clk: macb0_clk@5 {
245 atmel,clk-output-range = <0 83000000>;
248 tdes_clk: tdes_clk@11 {
251 atmel,clk-output-range = <0 83000000>;
254 matrix1_clk: matrix1_clk@14 {
259 hsmc_clk: hsmc_clk@17 {
264 pioA_clk: pioA_clk@18 {
267 atmel,clk-output-range = <0 83000000>;
271 flx0_clk: flx0_clk@19 {
274 atmel,clk-output-range = <0 83000000>;
277 flx1_clk: flx1_clk@20 {
280 atmel,clk-output-range = <0 83000000>;
283 flx2_clk: flx2_clk@21 {
286 atmel,clk-output-range = <0 83000000>;
289 flx3_clk: flx3_clk@22 {
292 atmel,clk-output-range = <0 83000000>;
295 flx4_clk: flx4_clk@23 {
298 atmel,clk-output-range = <0 83000000>;
301 uart0_clk: uart0_clk@24 {
304 atmel,clk-output-range = <0 83000000>;
307 uart1_clk: uart1_clk@25 {
310 atmel,clk-output-range = <0 83000000>;
314 uart2_clk: uart2_clk@26 {
317 atmel,clk-output-range = <0 83000000>;
320 uart3_clk: uart3_clk@27 {
323 atmel,clk-output-range = <0 83000000>;
326 uart4_clk: uart4_clk@28 {
329 atmel,clk-output-range = <0 83000000>;
332 twi0_clk: twi0_clk@29 {
335 atmel,clk-output-range = <0 83000000>;
338 twi1_clk: twi1_clk@30 {
341 atmel,clk-output-range = <0 83000000>;
344 spi0_clk: spi0_clk@33 {
347 atmel,clk-output-range = <0 83000000>;
351 spi1_clk: spi1_clk@34 {
354 atmel,clk-output-range = <0 83000000>;
357 tcb0_clk: tcb0_clk@35 {
360 atmel,clk-output-range = <0 83000000>;
363 tcb1_clk: tcb1_clk@36 {
366 atmel,clk-output-range = <0 83000000>;
369 pwm_clk: pwm_clk@38 {
372 atmel,clk-output-range = <0 83000000>;
375 adc_clk: adc_clk@40 {
378 atmel,clk-output-range = <0 83000000>;
381 uhphs_clk: uhphs_clk@41 {
384 atmel,clk-output-range = <0 83000000>;
387 udphs_clk: udphs_clk@42 {
390 atmel,clk-output-range = <0 83000000>;
393 ssc0_clk: ssc0_clk@43 {
396 atmel,clk-output-range = <0 83000000>;
399 ssc1_clk: ssc1_clk@44 {
402 atmel,clk-output-range = <0 83000000>;
405 trng_clk: trng_clk@47 {
408 atmel,clk-output-range = <0 83000000>;
411 pdmic_clk: pdmic_clk@48 {
414 atmel,clk-output-range = <0 83000000>;
417 i2s0_clk: i2s0_clk@54 {
420 atmel,clk-output-range = <0 83000000>;
423 i2s1_clk: i2s1_clk@55 {
426 atmel,clk-output-range = <0 83000000>;
429 can0_clk: can0_clk@56 {
432 atmel,clk-output-range = <0 83000000>;
435 can1_clk: can1_clk@57 {
438 atmel,clk-output-range = <0 83000000>;
441 classd_clk: classd_clk@59 {
444 atmel,clk-output-range = <0 83000000>;
449 compatible = "atmel,at91sam9x5-clk-peripheral";
450 #address-cells = <1>;
455 dma0_clk: dma0_clk@6 {
460 dma1_clk: dma1_clk@7 {
470 aesb_clk: aesb_clk@10 {
475 sha_clk: sha_clk@12 {
480 mpddr_clk: mpddr_clk@13 {
485 matrix0_clk: matrix0_clk@15 {
490 sdmmc0_hclk: sdmmc0_hclk@31 {
496 sdmmc1_hclk: sdmmc1_hclk@32 {
502 lcdc_clk: lcdc_clk@45 {
507 isc_clk: isc_clk@46 {
512 qspi0_clk: qspi0_clk@52 {
518 qspi1_clk: qspi1_clk@53 {
526 compatible = "atmel,sama5d2-clk-generated";
527 #address-cells = <1>;
529 interrupt-parent = <&pmc>;
530 clocks = <&main>, <&plla>, <&utmi>, <&mck>;
533 sdmmc0_gclk: sdmmc0_gclk@31 {
539 sdmmc1_gclk: sdmmc1_gclk@32 {
545 tcb0_gclk: tcb0_gclk@35 {
548 atmel,clk-output-range = <0 83000000>;
551 tcb1_gclk: tcb1_gclk@36 {
554 atmel,clk-output-range = <0 83000000>;
557 pwm_gclk: pwm_gclk@38 {
560 atmel,clk-output-range = <0 83000000>;
563 pdmic_gclk: pdmic_gclk@48 {
568 i2s0_gclk: i2s0_gclk@54 {
573 i2s1_gclk: i2s1_gclk@55 {
578 can0_gclk: can0_gclk@56 {
581 atmel,clk-output-range = <0 80000000>;
584 can1_gclk: can1_gclk@57 {
587 atmel,clk-output-range = <0 80000000>;
590 classd_gclk: classd_gclk@59 {
593 atmel,clk-output-range = <0 100000000>;
598 qspi0: spi@f0020000 {
599 compatible = "atmel,sama5d2-qspi";
600 reg = <0xf0020000 0x100>, <0xd0000000 0x08000000>;
601 reg-names = "qspi_base", "qspi_mmap";
602 #address-cells = <1>;
604 clocks = <&qspi0_clk>;
608 qspi1: spi@f0024000 {
609 compatible = "atmel,sama5d2-qspi";
610 reg = <0xf0024000 0x100>, <0xd8000000 0x08000000>;
611 reg-names = "qspi_base", "qspi_mmap";
612 #address-cells = <1>;
614 clocks = <&qspi1_clk>;
619 compatible = "atmel,at91rm9200-spi";
620 reg = <0xf8000000 0x100>;
621 clocks = <&spi0_clk>;
622 clock-names = "spi_clk";
623 #address-cells = <1>;
628 macb0: ethernet@f8008000 {
629 compatible = "cdns,macb";
630 reg = <0xf8008000 0x1000>;
631 #address-cells = <1>;
633 clocks = <&macb0_clk>, <&macb0_clk>;
634 clock-names = "hclk", "pclk";
638 uart1: serial@f8020000 {
639 compatible = "atmel,at91sam9260-usart";
640 reg = <0xf8020000 0x100>;
641 clocks = <&uart1_clk>;
642 clock-names = "usart";
647 compatible = "atmel,sama5d2-i2c";
648 reg = <0xf8028000 0x100>;
649 #address-cells = <1>;
651 clocks = <&twi0_clk>;
656 compatible = "atmel,sama5d3-rstc";
657 reg = <0xf8048000 0x10>;
662 compatible = "atmel,sama5d2-shdwc";
663 reg = <0xf8048010 0x10>;
665 #address-cells = <1>;
667 atmel,wakeup-rtc-timer;
670 pit: timer@f8048030 {
671 compatible = "atmel,at91sam9260-pit";
672 reg = <0xf8048030 0x10>;
677 compatible = "atmel,sama5d4-wdt";
678 reg = <0xf8048040 0x10>;
684 compatible = "atmel,sama5d2-sfr", "syscon";
685 reg = <0xf8030000 0x98>;
689 compatible = "atmel,at91sam9x5-sckc";
690 reg = <0xf8048050 0x4>;
692 slow_rc_osc: slow_rc_osc {
693 compatible = "atmel,at91sam9x5-clk-slow-rc-osc";
695 clock-frequency = <32768>;
696 clock-accuracy = <250000000>;
697 atmel,startup-time-usec = <75>;
701 compatible = "atmel,at91sam9x5-clk-slow-osc";
703 clocks = <&slow_xtal>;
704 atmel,startup-time-usec = <1200000>;
708 compatible = "atmel,at91sam9x5-clk-slow";
710 clocks = <&slow_rc_osc &slow_osc>;
715 compatible = "atmel,at91rm9200-spi";
716 reg = <0xfc000000 0x100>;
717 #address-cells = <1>;
722 uart3: serial@fc008000 {
723 compatible = "atmel,at91sam9260-usart";
724 reg = <0xfc008000 0x100>;
725 clocks = <&uart3_clk>;
726 clock-names = "usart";
731 compatible = "atmel,sama5d2-i2c";
732 reg = <0xfc028000 0x100>;
733 #address-cells = <1>;
735 clocks = <&twi1_clk>;
739 pioA: gpio@fc038000 {
740 compatible = "atmel,sama5d2-gpio";
741 reg = <0xfc038000 0x600>;
742 clocks = <&pioA_clk>;
748 compatible = "atmel,sama5d2-pinctrl";