2 * Copyright (c) 2016 Andreas Färber
4 * This file is dual-licensed: you can use it either under the terms
5 * of the GPL or the X11 license, at your option. Note that this dual
6 * licensing only applies to this file, and not this project as a
9 * a) This library is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of the
12 * License, or (at your option) any later version.
14 * This library is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
21 * b) Permission is hereby granted, free of charge, to any person
22 * obtaining a copy of this software and associated documentation
23 * files (the "Software"), to deal in the Software without
24 * restriction, including without limitation the rights to use,
25 * copy, modify, merge, publish, distribute, sublicense, and/or
26 * sell copies of the Software, and to permit persons to whom the
27 * Software is furnished to do so, subject to the following
30 * The above copyright notice and this permission notice shall be
31 * included in all copies or substantial portions of the Software.
33 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
34 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
35 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
36 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
37 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
38 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
39 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
40 * OTHER DEALINGS IN THE SOFTWARE.
43 #include "meson-gx.dtsi"
44 #include <dt-bindings/gpio/meson-gxbb-gpio.h>
45 #include <dt-bindings/reset/amlogic,meson-gxbb-reset.h>
46 #include <dt-bindings/clock/gxbb-clkc.h>
47 #include <dt-bindings/clock/gxbb-aoclkc.h>
48 #include <dt-bindings/reset/gxbb-aoclkc.h>
51 compatible = "amlogic,meson-gxbb";
54 usb0_phy: phy@c0000000 {
55 compatible = "amlogic,meson-gxbb-usb2-phy";
57 reg = <0x0 0xc0000000 0x0 0x20>;
58 resets = <&reset RESET_USB_OTG>;
59 clocks = <&clkc CLKID_USB>, <&clkc CLKID_USB0>;
60 clock-names = "usb_general", "usb";
64 usb1_phy: phy@c0000020 {
65 compatible = "amlogic,meson-gxbb-usb2-phy";
67 reg = <0x0 0xc0000020 0x0 0x20>;
68 resets = <&reset RESET_USB_OTG>;
69 clocks = <&clkc CLKID_USB>, <&clkc CLKID_USB1>;
70 clock-names = "usb_general", "usb";
75 compatible = "amlogic,meson-gxbb-usb", "snps,dwc2";
76 reg = <0x0 0xc9000000 0x0 0x40000>;
77 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
78 clocks = <&clkc CLKID_USB0_DDR_BRIDGE>;
81 phy-names = "usb2-phy";
87 compatible = "amlogic,meson-gxbb-usb", "snps,dwc2";
88 reg = <0x0 0xc9100000 0x0 0x40000>;
89 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
90 clocks = <&clkc CLKID_USB1_DDR_BRIDGE>;
93 phy-names = "usb2-phy";
101 pinctrl_aobus: pinctrl@14 {
102 compatible = "amlogic,meson-gxbb-aobus-pinctrl";
103 #address-cells = <2>;
108 reg = <0x0 0x00014 0x0 0x8>,
109 <0x0 0x0002c 0x0 0x4>,
110 <0x0 0x00024 0x0 0x8>;
111 reg-names = "mux", "pull", "gpio";
114 gpio-ranges = <&pinctrl_aobus 0 0 14>;
117 uart_ao_a_pins: uart_ao_a {
119 groups = "uart_tx_ao_a", "uart_rx_ao_a";
120 function = "uart_ao";
124 uart_ao_a_cts_rts_pins: uart_ao_a_cts_rts {
126 groups = "uart_cts_ao_a",
128 function = "uart_ao";
132 uart_ao_b_pins: uart_ao_b {
134 groups = "uart_tx_ao_b", "uart_rx_ao_b";
135 function = "uart_ao_b";
139 uart_ao_b_cts_rts_pins: uart_ao_b_cts_rts {
141 groups = "uart_cts_ao_b",
143 function = "uart_ao_b";
147 remote_input_ao_pins: remote_input_ao {
149 groups = "remote_input_ao";
150 function = "remote_input_ao";
154 i2c_ao_pins: i2c_ao {
156 groups = "i2c_sck_ao",
162 pwm_ao_a_3_pins: pwm_ao_a_3 {
164 groups = "pwm_ao_a_3";
165 function = "pwm_ao_a_3";
169 pwm_ao_a_6_pins: pwm_ao_a_6 {
171 groups = "pwm_ao_a_6";
172 function = "pwm_ao_a_6";
176 pwm_ao_a_12_pins: pwm_ao_a_12 {
178 groups = "pwm_ao_a_12";
179 function = "pwm_ao_a_12";
183 pwm_ao_b_pins: pwm_ao_b {
186 function = "pwm_ao_b";
190 i2s_am_clk_pins: i2s_am_clk {
192 groups = "i2s_am_clk";
193 function = "i2s_out_ao";
197 i2s_out_ao_clk_pins: i2s_out_ao_clk {
199 groups = "i2s_out_ao_clk";
200 function = "i2s_out_ao";
204 i2s_out_lr_clk_pins: i2s_out_lr_clk {
206 groups = "i2s_out_lr_clk";
207 function = "i2s_out_ao";
211 i2s_out_ch01_ao_pins: i2s_out_ch01_ao {
213 groups = "i2s_out_ch01_ao";
214 function = "i2s_out_ao";
218 i2s_out_ch23_ao_pins: i2s_out_ch23_ao {
220 groups = "i2s_out_ch23_ao";
221 function = "i2s_out_ao";
225 i2s_out_ch45_ao_pins: i2s_out_ch45_ao {
227 groups = "i2s_out_ch45_ao";
228 function = "i2s_out_ao";
232 spdif_out_ao_6_pins: spdif_out_ao_6 {
234 groups = "spdif_out_ao_6";
235 function = "spdif_out_ao";
239 spdif_out_ao_13_pins: spdif_out_ao_13 {
241 groups = "spdif_out_ao_13";
242 function = "spdif_out_ao";
246 ao_cec_pins: ao_cec {
253 ee_cec_pins: ee_cec {
264 compatible = "amlogic,meson-gxbb-mali", "arm,mali-450";
265 reg = <0x0 0xc0000 0x0 0x40000>;
266 interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>,
267 <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>,
268 <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>,
269 <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
270 <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>,
271 <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>,
272 <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>,
273 <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>,
274 <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
275 <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
276 interrupt-names = "gp", "gpmmu", "pp", "pmu",
277 "pp0", "ppmmu0", "pp1", "ppmmu1",
279 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_MALI>;
280 clock-names = "bus", "core";
283 * Mali clocking is provided by two identical clock paths
284 * MALI_0 and MALI_1 muxed to a single clock by a glitch
285 * free mux to safely change frequency while running.
287 assigned-clocks = <&clkc CLKID_MALI_0_SEL>,
288 <&clkc CLKID_MALI_0>,
289 <&clkc CLKID_MALI>; /* Glitch free mux */
290 assigned-clock-parents = <&clkc CLKID_FCLK_DIV3>,
291 <0>, /* Do Nothing */
292 <&clkc CLKID_MALI_0>;
293 assigned-clock-rates = <0>, /* Do Nothing */
295 <0>; /* Do Nothing */
301 compatible = "amlogic,meson-gxbb-spifc";
302 reg = <0x0 0x08c80 0x0 0x80>;
303 #address-cells = <1>;
305 clocks = <&clkc CLKID_SPI>;
311 clocks = <&clkc CLKID_ETH>,
312 <&clkc CLKID_FCLK_DIV2>,
314 clock-names = "stmmaceth", "clkin0", "clkin1";
318 compatible = "amlogic,meson-gxbb-dw-hdmi", "amlogic,meson-gx-dw-hdmi";
319 resets = <&reset RESET_HDMITX_CAPB3>,
320 <&reset RESET_HDMI_SYSTEM_RESET>,
321 <&reset RESET_HDMI_TX>;
322 reset-names = "hdmitx_apb", "hdmitx", "hdmitx_phy";
323 clocks = <&clkc CLKID_HDMI_PCLK>,
325 <&clkc CLKID_GCLK_VENCI_INT0>;
326 clock-names = "isfr", "iahb", "venci";
330 clkc: clock-controller@0 {
331 compatible = "amlogic,gxbb-clkc";
333 reg = <0x0 0x0 0x0 0x3db>;
338 clocks = <&clkc CLKID_RNG0>;
339 clock-names = "core";
343 clocks = <&clkc CLKID_I2C>;
347 clocks = <&clkc CLKID_AO_I2C>;
351 clocks = <&clkc CLKID_I2C>;
355 clocks = <&clkc CLKID_I2C>;
359 pinctrl_periphs: pinctrl@4b0 {
360 compatible = "amlogic,meson-gxbb-periphs-pinctrl";
361 #address-cells = <2>;
366 reg = <0x0 0x004b0 0x0 0x28>,
367 <0x0 0x004e8 0x0 0x14>,
368 <0x0 0x00520 0x0 0x14>,
369 <0x0 0x00430 0x0 0x40>;
370 reg-names = "mux", "pull", "pull-enable", "gpio";
373 gpio-ranges = <&pinctrl_periphs 0 14 120>;
378 groups = "emmc_nand_d07",
405 spi_ss0_pins: spi-ss0 {
412 sdcard_pins: sdcard {
414 groups = "sdcard_d0",
436 sdio_irq_pins: sdio_irq {
443 uart_a_pins: uart_a {
445 groups = "uart_tx_a",
451 uart_a_cts_rts_pins: uart_a_cts_rts {
453 groups = "uart_cts_a",
459 uart_b_pins: uart_b {
461 groups = "uart_tx_b",
467 uart_b_cts_rts_pins: uart_b_cts_rts {
469 groups = "uart_cts_b",
475 uart_c_pins: uart_c {
477 groups = "uart_tx_c",
483 uart_c_cts_rts_pins: uart_c_cts_rts {
485 groups = "uart_cts_c",
493 groups = "i2c_sck_a",
501 groups = "i2c_sck_b",
509 groups = "i2c_sck_c",
515 eth_rgmii_pins: eth-rgmii {
535 eth_rmii_pins: eth-rmii {
550 pwm_a_x_pins: pwm_a_x {
553 function = "pwm_a_x";
557 pwm_a_y_pins: pwm_a_y {
560 function = "pwm_a_y";
585 pwm_f_x_pins: pwm_f_x {
588 function = "pwm_f_x";
592 pwm_f_y_pins: pwm_f_y {
595 function = "pwm_f_y";
599 hdmi_hpd_pins: hdmi_hpd {
602 function = "hdmi_hpd";
606 hdmi_i2c_pins: hdmi_i2c {
608 groups = "hdmi_sda", "hdmi_scl";
609 function = "hdmi_i2c";
613 i2sout_ch23_y_pins: i2sout_ch23_y {
615 groups = "i2sout_ch23_y";
616 function = "i2s_out";
620 i2sout_ch45_y_pins: i2sout_ch45_y {
622 groups = "i2sout_ch45_y";
623 function = "i2s_out";
627 i2sout_ch67_y_pins: i2sout_ch67_y {
629 groups = "i2sout_ch67_y";
630 function = "i2s_out";
634 spdif_out_y_pins: spdif_out_y {
636 groups = "spdif_out_y";
637 function = "spdif_out";
644 compatible = "amlogic,meson-gxbb-saradc", "amlogic,meson-saradc";
646 <&clkc CLKID_SAR_ADC>,
648 <&clkc CLKID_SAR_ADC_CLK>,
649 <&clkc CLKID_SAR_ADC_SEL>;
650 clock-names = "clkin", "core", "sana", "adc_clk", "adc_sel";
654 clocks = <&clkc CLKID_SD_EMMC_A>,
656 <&clkc CLKID_FCLK_DIV2>;
657 clock-names = "core", "clkin0", "clkin1";
661 clocks = <&clkc CLKID_SD_EMMC_B>,
663 <&clkc CLKID_FCLK_DIV2>;
664 clock-names = "core", "clkin0", "clkin1";
668 clocks = <&clkc CLKID_SD_EMMC_C>,
670 <&clkc CLKID_FCLK_DIV2>;
671 clock-names = "core", "clkin0", "clkin1";
675 clocks = <&clkc CLKID_SPICC>;
676 clock-names = "core";
677 resets = <&reset RESET_PERIPHS_SPICC>;
682 clocks = <&clkc CLKID_SPI>;
686 compatible = "amlogic,meson-gxbb-vpu", "amlogic,meson-gx-vpu";