2 * Copyright (C) 2016 Christoph Fritz <chf.fritz@googlemail.com>
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
11 #include <dt-bindings/gpio/gpio.h>
12 #include <dt-bindings/input/input.h>
13 #include "imx6sx.dtsi"
16 model = "Softing VIN|ING 2000";
17 compatible = "samtec,imx6sx-vining-2000", "fsl,imx6sx";
29 device_type = "memory";
30 reg = <0x80000000 0x40000000>;
33 reg_usb_otg1_vbus: regulator-usb_otg1_vbus {
34 compatible = "regulator-fixed";
35 regulator-name = "usb_otg1_vbus";
36 pinctrl-names = "default";
37 pinctrl-0 = <&pinctrl_usb_otg1>;
38 regulator-min-microvolt = <5000000>;
39 regulator-max-microvolt = <5000000>;
40 gpio = <&gpio1 9 GPIO_ACTIVE_HIGH>;
44 reg_peri_3v3: regulator-peri_3v3 {
45 compatible = "regulator-fixed";
46 regulator-name = "peri_3v3";
47 regulator-min-microvolt = <3300000>;
48 regulator-max-microvolt = <3300000>;
52 compatible = "pwm-leds";
56 max-brightness = <255>;
57 pwms = <&pwm6 0 50000>;
62 max-brightness = <255>;
63 pwms = <&pwm2 0 50000>;
68 max-brightness = <255>;
69 pwms = <&pwm1 0 50000>;
75 vref-supply = <®_peri_3v3>;
81 * This board has a shared rail of reg_arm and reg_soc (supplied by
82 * sw1a_reg) which is modeled below, but still this module behaves
83 * unstable without higher voltages. Hence, set higher voltages here.
92 fsl,soc-operating-points = <
102 pinctrl-names = "default";
103 pinctrl-0 = <&pinctrl_ecspi4>;
104 cs-gpios = <&gpio7 4 GPIO_ACTIVE_HIGH>;
109 pinctrl-names = "default";
110 pinctrl-0 = <&pinctrl_enet1>;
111 phy-supply = <®_peri_3v3>;
112 phy-reset-gpios = <&gpio5 9 GPIO_ACTIVE_LOW>;
113 phy-reset-duration = <5>;
115 phy-handle = <ðphy0>;
119 #address-cells = <1>;
122 ethphy0: ethernet0-phy@0 {
125 interrupt-parent = <&gpio2>;
126 interrupts = <17 IRQ_TYPE_LEVEL_LOW>;
132 pinctrl-names = "default";
133 pinctrl-0 = <&pinctrl_enet2>;
134 phy-supply = <®_peri_3v3>;
135 phy-reset-gpios = <&gpio5 21 GPIO_ACTIVE_LOW>;
136 phy-reset-duration = <5>;
138 phy-handle = <ðphy1>;
142 #address-cells = <1>;
145 ethphy1: ethernet1-phy@0 {
148 interrupt-parent = <&gpio2>;
149 interrupts = <19 IRQ_TYPE_LEVEL_LOW>;
155 pinctrl-names = "default";
156 pinctrl-0 = <&pinctrl_flexcan1>;
161 pinctrl-names = "default";
162 pinctrl-0 = <&pinctrl_flexcan2>;
167 clock-frequency = <100000>;
168 pinctrl-names = "default";
169 pinctrl-0 = <&pinctrl_i2c1>;
172 proximity: sx9500@28 {
173 compatible = "semtech,sx9500";
175 pinctrl-names = "default";
176 pinctrl-0 = <&pinctrl_sx9500>;
177 interrupt-parent = <&gpio2>;
178 interrupts = <16 IRQ_TYPE_LEVEL_LOW>;
179 reset-gpios = <&gpio2 10 GPIO_ACTIVE_HIGH>;
183 compatible = "fsl,pfuze200";
188 regulator-min-microvolt = <300000>;
189 regulator-max-microvolt = <1875000>;
192 regulator-ramp-delay = <6250>;
196 regulator-min-microvolt = <800000>;
197 regulator-max-microvolt = <3300000>;
203 regulator-min-microvolt = <400000>;
204 regulator-max-microvolt = <1975000>;
210 regulator-min-microvolt = <400000>;
211 regulator-max-microvolt = <1975000>;
217 regulator-min-microvolt = <1000000>;
218 regulator-max-microvolt = <3000000>;
229 regulator-min-microvolt = <800000>;
230 regulator-max-microvolt = <1550000>;
235 regulator-min-microvolt = <800000>;
236 regulator-max-microvolt = <1550000>;
240 regulator-min-microvolt = <1800000>;
241 regulator-max-microvolt = <3300000>;
246 regulator-min-microvolt = <1800000>;
247 regulator-max-microvolt = <3300000>;
252 regulator-min-microvolt = <1800000>;
253 regulator-max-microvolt = <3300000>;
258 regulator-min-microvolt = <1800000>;
259 regulator-max-microvolt = <3300000>;
267 clock-frequency = <100000>;
268 pinctrl-names = "default";
269 pinctrl-0 = <&pinctrl_i2c3>;
278 pinctrl-names = "default";
279 pinctrl-0 = <&pinctrl_pcie>;
280 reset-gpio = <&gpio4 6 GPIO_ACTIVE_HIGH>;
285 pinctrl-names = "default";
286 pinctrl-0 = <&pinctrl_gpios>;
288 pinctrl_ecspi4: ecspi4grp {
290 MX6SX_PAD_SD3_CLK__ECSPI4_SCLK 0x130b1
291 MX6SX_PAD_SD3_DATA3__ECSPI4_MISO 0x130b1
292 MX6SX_PAD_SD3_CMD__ECSPI4_MOSI 0x130b1
293 MX6SX_PAD_SD3_DATA2__GPIO7_IO_4 0x30b0
297 pinctrl_enet1: enet1grp {
299 MX6SX_PAD_RGMII1_RD0__ENET1_RX_DATA_0 0x30c1
300 MX6SX_PAD_RGMII1_RD1__ENET1_RX_DATA_1 0x30c1
301 MX6SX_PAD_RGMII1_TD0__ENET1_TX_DATA_0 0xa0f9
302 MX6SX_PAD_RGMII1_TD1__ENET1_TX_DATA_1 0xa0f9
303 MX6SX_PAD_RGMII1_RX_CTL__ENET1_RX_EN 0x30c1
304 MX6SX_PAD_RGMII1_TX_CTL__ENET1_TX_EN 0xa0f9
305 MX6SX_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 0x4000a038
306 /* LAN8720 PHY Reset */
307 MX6SX_PAD_RGMII1_TD3__GPIO5_IO_9 0x10b0
309 MX6SX_PAD_ENET1_MDC__ENET1_MDC 0xa0f9
310 MX6SX_PAD_ENET1_MDIO__ENET1_MDIO 0xa0f9
312 MX6SX_PAD_KEY_ROW2__GPIO2_IO_17 0x10b0
316 pinctrl_enet2: enet2grp {
318 MX6SX_PAD_RGMII2_TD0__ENET2_TX_DATA_0 0x1b0b0
319 MX6SX_PAD_RGMII2_TD1__ENET2_TX_DATA_1 0x1b0b0
320 MX6SX_PAD_RGMII2_RD0__ENET2_RX_DATA_0 0x1b0b0
321 MX6SX_PAD_RGMII2_RD1__ENET2_RX_DATA_1 0x1b0b0
322 MX6SX_PAD_RGMII2_RX_CTL__ENET2_RX_EN 0x1b0b0
323 MX6SX_PAD_RGMII2_TX_CTL__ENET2_TX_EN 0x1b0b0
324 MX6SX_PAD_ENET2_TX_CLK__ENET2_REF_CLK2 0x4000a038
325 /* LAN8720 PHY Reset */
326 MX6SX_PAD_RGMII2_TD3__GPIO5_IO_21 0x10b0
328 MX6SX_PAD_ENET1_COL__ENET2_MDC 0xa0f9
329 MX6SX_PAD_ENET1_CRS__ENET2_MDIO 0xa0f9
331 MX6SX_PAD_KEY_ROW4__GPIO2_IO_19 0x10b0
335 pinctrl_flexcan1: flexcan1grp {
337 MX6SX_PAD_QSPI1B_DQS__CAN1_TX 0x1b0b0
338 MX6SX_PAD_QSPI1A_SS1_B__CAN1_RX 0x1b0b0
342 pinctrl_flexcan2: flexcan2grp {
344 MX6SX_PAD_QSPI1B_SS1_B__CAN2_RX 0x1b0b0
345 MX6SX_PAD_QSPI1A_DQS__CAN2_TX 0x1b0b0
349 pinctrl_gpios: gpiosgrp {
351 /* reset external uC */
352 MX6SX_PAD_QSPI1A_DATA3__GPIO4_IO_19 0x10b0
353 /* IRQ from external uC */
354 MX6SX_PAD_KEY_ROW0__GPIO2_IO_15 0x10b0
355 /* overcurrent detection */
356 MX6SX_PAD_GPIO1_IO08__GPIO1_IO_8 0x10b0
360 pinctrl_i2c1: i2c1grp {
362 MX6SX_PAD_GPIO1_IO01__I2C1_SDA 0x4001b8b1
363 MX6SX_PAD_GPIO1_IO00__I2C1_SCL 0x4001b8b1
367 pinctrl_i2c3: i2c3grp {
369 MX6SX_PAD_NAND_ALE__I2C3_SDA 0x4001b8b1
370 MX6SX_PAD_NAND_CLE__I2C3_SCL 0x4001b8b1
374 pinctrl_pcie: pciegrp {
376 MX6SX_PAD_NAND_DATA02__GPIO4_IO_6 0x10b0
380 pinctrl_pwm1: pwm1grp-1 {
383 MX6SX_PAD_RGMII2_RD3__PWM1_OUT 0x1b0b1
387 pinctrl_pwm2: pwm2grp-1 {
390 MX6SX_PAD_RGMII2_RD2__PWM2_OUT 0x1b0b1
394 pinctrl_pwm6: pwm6grp-1 {
397 MX6SX_PAD_RGMII2_TD2__PWM6_OUT 0x1b0b1
401 pinctrl_sx9500: sx9500grp {
404 MX6SX_PAD_KEY_COL0__GPIO2_IO_10 0x838
406 MX6SX_PAD_KEY_ROW1__GPIO2_IO_16 0x70e0
410 pinctrl_uart1: uart1grp {
412 MX6SX_PAD_GPIO1_IO04__UART1_TX 0x1b0b1
413 MX6SX_PAD_GPIO1_IO05__UART1_RX 0x1b0b1
417 pinctrl_uart2: uart2grp {
419 MX6SX_PAD_GPIO1_IO06__UART2_TX 0x1b0b1
420 MX6SX_PAD_GPIO1_IO07__UART2_RX 0x1b0b1
424 pinctrl_usb_otg1: usbotg1grp {
426 MX6SX_PAD_GPIO1_IO09__GPIO1_IO_9 0x10b0
430 pinctrl_usb_otg1_id: usbotg1idgrp {
432 MX6SX_PAD_GPIO1_IO10__ANATOP_OTG1_ID 0x17059
436 pinctrl_usdhc2_50mhz: usdhc2grp-50mhz {
438 MX6SX_PAD_SD2_CLK__USDHC2_CLK 0x10059
439 MX6SX_PAD_SD2_CMD__USDHC2_CMD 0x17059
440 MX6SX_PAD_SD2_DATA0__USDHC2_DATA0 0x17059
441 MX6SX_PAD_SD2_DATA1__USDHC2_DATA1 0x17059
442 MX6SX_PAD_SD2_DATA2__USDHC2_DATA2 0x17059
443 MX6SX_PAD_SD2_DATA3__USDHC2_DATA3 0x17059
444 MX6SX_PAD_LCD1_VSYNC__GPIO3_IO_28 0x1b000
445 MX6SX_PAD_LCD1_HSYNC__GPIO3_IO_26 0x10b0
449 pinctrl_usdhc2_100mhz: usdhc2grp-100mhz {
451 MX6SX_PAD_SD2_CLK__USDHC2_CLK 0x100b9
452 MX6SX_PAD_SD2_CMD__USDHC2_CMD 0x170b9
453 MX6SX_PAD_SD2_DATA0__USDHC2_DATA0 0x170b9
454 MX6SX_PAD_SD2_DATA1__USDHC2_DATA1 0x170b9
455 MX6SX_PAD_SD2_DATA2__USDHC2_DATA2 0x170b9
456 MX6SX_PAD_SD2_DATA3__USDHC2_DATA3 0x170b9
460 pinctrl_usdhc2_200mhz: usdhc2grp-200mhz {
462 MX6SX_PAD_SD2_CLK__USDHC2_CLK 0x100f9
463 MX6SX_PAD_SD2_CMD__USDHC2_CMD 0x170f9
464 MX6SX_PAD_SD2_DATA0__USDHC2_DATA0 0x170f9
465 MX6SX_PAD_SD2_DATA1__USDHC2_DATA1 0x170f9
466 MX6SX_PAD_SD2_DATA2__USDHC2_DATA2 0x170f9
467 MX6SX_PAD_SD2_DATA3__USDHC2_DATA3 0x170f9
471 pinctrl_usdhc4_50mhz: usdhc4grp-50mhz {
473 MX6SX_PAD_SD4_CLK__USDHC4_CLK 0x10059
474 MX6SX_PAD_SD4_CMD__USDHC4_CMD 0x17059
475 MX6SX_PAD_SD4_DATA0__USDHC4_DATA0 0x17059
476 MX6SX_PAD_SD4_DATA1__USDHC4_DATA1 0x17059
477 MX6SX_PAD_SD4_DATA2__USDHC4_DATA2 0x17059
478 MX6SX_PAD_SD4_DATA3__USDHC4_DATA3 0x17059
479 MX6SX_PAD_SD4_DATA4__USDHC4_DATA4 0x17059
480 MX6SX_PAD_SD4_DATA5__USDHC4_DATA5 0x17059
481 MX6SX_PAD_SD4_DATA6__USDHC4_DATA6 0x17059
482 MX6SX_PAD_SD4_DATA7__USDHC4_DATA7 0x17059
483 MX6SX_PAD_SD4_RESET_B__USDHC4_RESET_B 0x17068
487 pinctrl_usdhc4_100mhz: usdhc4-100mhz {
489 MX6SX_PAD_SD4_CLK__USDHC4_CLK 0x100b9
490 MX6SX_PAD_SD4_CMD__USDHC4_CMD 0x170b9
491 MX6SX_PAD_SD4_DATA0__USDHC4_DATA0 0x170b9
492 MX6SX_PAD_SD4_DATA1__USDHC4_DATA1 0x170b9
493 MX6SX_PAD_SD4_DATA2__USDHC4_DATA2 0x170b9
494 MX6SX_PAD_SD4_DATA3__USDHC4_DATA3 0x170b9
495 MX6SX_PAD_SD4_DATA4__USDHC4_DATA4 0x170b9
496 MX6SX_PAD_SD4_DATA5__USDHC4_DATA5 0x170b9
497 MX6SX_PAD_SD4_DATA6__USDHC4_DATA6 0x170b9
498 MX6SX_PAD_SD4_DATA7__USDHC4_DATA7 0x170b9
502 pinctrl_usdhc4_200mhz: usdhc4-200mhz {
504 MX6SX_PAD_SD4_CLK__USDHC4_CLK 0x100f9
505 MX6SX_PAD_SD4_CMD__USDHC4_CMD 0x170f9
506 MX6SX_PAD_SD4_DATA0__USDHC4_DATA0 0x170f9
507 MX6SX_PAD_SD4_DATA1__USDHC4_DATA1 0x170f9
508 MX6SX_PAD_SD4_DATA2__USDHC4_DATA2 0x170f9
509 MX6SX_PAD_SD4_DATA3__USDHC4_DATA3 0x170f9
510 MX6SX_PAD_SD4_DATA4__USDHC4_DATA4 0x170f9
511 MX6SX_PAD_SD4_DATA5__USDHC4_DATA5 0x170f9
512 MX6SX_PAD_SD4_DATA6__USDHC4_DATA6 0x170f9
513 MX6SX_PAD_SD4_DATA7__USDHC4_DATA7 0x170f9
519 pinctrl-names = "default";
520 pinctrl-0 = <&pinctrl_pwm1>;
525 pinctrl-names = "default";
526 pinctrl-0 = <&pinctrl_pwm2>;
531 pinctrl-names = "default";
532 pinctrl-0 = <&pinctrl_pwm6>;
537 vin-supply = <&sw1a_reg>;
541 vin-supply = <&sw1a_reg>;
549 pinctrl-names = "default";
550 pinctrl-0 = <&pinctrl_uart1>;
555 pinctrl-names = "default";
556 pinctrl-0 = <&pinctrl_uart2>;
561 vbus-supply = <®_usb_otg1_vbus>;
562 pinctrl-names = "default";
563 pinctrl-0 = <&pinctrl_usb_otg1_id>;
573 pinctrl-names = "default", "state_100mhz", "state_200mhz";
574 pinctrl-0 = <&pinctrl_usdhc2_50mhz>;
575 pinctrl-1 = <&pinctrl_usdhc2_100mhz>;
576 pinctrl-2 = <&pinctrl_usdhc2_200mhz>;
577 cd-gpios = <&gpio3 28 GPIO_ACTIVE_LOW>;
578 keep-power-in-suspend;
583 /* hs200-mode is currently unsupported because Vccq is on 3.1V, but
584 * not on necessary 1.8V.
586 pinctrl-names = "default", "state_100mhz", "state_200mhz";
587 pinctrl-0 = <&pinctrl_usdhc4_50mhz>;
588 pinctrl-1 = <&pinctrl_usdhc4_100mhz>;
589 pinctrl-2 = <&pinctrl_usdhc4_200mhz>;
591 keep-power-in-suspend;