2 * Samsung's Exynos4x12 SoCs device tree source
4 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
7 * Samsung's Exynos4x12 SoCs device nodes are listed in this file. Exynos4x12
8 * based board files can include this file and provide values for board specfic
11 * Note: This file does not include device nodes for all the controllers in
12 * Exynos4x12 SoC. As device tree coverage for Exynos4x12 increases, additional
13 * nodes can be added to this file.
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 ` * published by the Free Software Foundation.
20 #include "exynos4.dtsi"
21 #include "exynos4x12-pinctrl.dtsi"
25 pinctrl0 = &pinctrl_0;
26 pinctrl1 = &pinctrl_1;
27 pinctrl2 = &pinctrl_2;
28 pinctrl3 = &pinctrl_3;
29 fimc-lite0 = &fimc_lite_0;
30 fimc-lite1 = &fimc_lite_1;
34 pd_isp: isp-power-domain@10023CA0 {
35 compatible = "samsung,exynos4210-pd";
36 reg = <0x10023CA0 0x20>;
39 clock: clock-controller@10030000 {
40 compatible = "samsung,exynos4412-clock";
41 reg = <0x10030000 0x20000>;
46 compatible = "samsung,exynos4412-mct";
47 reg = <0x10050000 0x800>;
48 interrupt-parent = <&mct_map>;
49 interrupts = <0>, <1>, <2>, <3>, <4>;
50 clocks = <&clock 3>, <&clock 344>;
51 clock-names = "fin_pll", "mct";
54 #interrupt-cells = <1>;
57 interrupt-map = <0 &gic 0 57 0>,
65 pinctrl_0: pinctrl@11400000 {
66 compatible = "samsung,exynos4x12-pinctrl";
67 reg = <0x11400000 0x1000>;
68 interrupts = <0 47 0>;
71 pinctrl_1: pinctrl@11000000 {
72 compatible = "samsung,exynos4x12-pinctrl";
73 reg = <0x11000000 0x1000>;
74 interrupts = <0 46 0>;
76 wakup_eint: wakeup-interrupt-controller {
77 compatible = "samsung,exynos4210-wakeup-eint";
78 interrupt-parent = <&gic>;
79 interrupts = <0 32 0>;
83 pinctrl_2: pinctrl@03860000 {
84 compatible = "samsung,exynos4x12-pinctrl";
85 reg = <0x03860000 0x1000>;
86 interrupt-parent = <&combiner>;
90 pinctrl_3: pinctrl@106E0000 {
91 compatible = "samsung,exynos4x12-pinctrl";
92 reg = <0x106E0000 0x1000>;
93 interrupts = <0 72 0>;
97 compatible = "samsung,exynos4212-g2d";
98 reg = <0x10800000 0x1000>;
99 interrupts = <0 89 0>;
100 clocks = <&clock 177>, <&clock 277>;
101 clock-names = "sclk_fimg2d", "fimg2d";
106 clocks = <&clock 132>, <&clock 133>, <&clock 351>, <&clock 352>;
107 clock-names = "sclk_cam0", "sclk_cam1", "pxl_async0", "pxl_async1";
108 #address-cells = <1>;
111 fimc_0: fimc@11800000 {
112 compatible = "samsung,exynos4212-fimc";
113 samsung,pix-limits = <4224 8192 1920 4224>;
114 samsung,mainscaler-ext;
119 fimc_1: fimc@11810000 {
120 compatible = "samsung,exynos4212-fimc";
121 samsung,pix-limits = <4224 8192 1920 4224>;
122 samsung,mainscaler-ext;
127 fimc_2: fimc@11820000 {
128 compatible = "samsung,exynos4212-fimc";
129 samsung,pix-limits = <4224 8192 1920 4224>;
130 samsung,mainscaler-ext;
136 fimc_3: fimc@11830000 {
137 compatible = "samsung,exynos4212-fimc";
138 samsung,pix-limits = <1920 8192 1366 1920>;
139 samsung,rotators = <0>;
140 samsung,mainscaler-ext;
145 fimc_lite_0: fimc-lite@12390000 {
146 compatible = "samsung,exynos4212-fimc-lite";
147 reg = <0x12390000 0x1000>;
148 interrupts = <0 105 0>;
149 samsung,power-domain = <&pd_isp>;
150 clocks = <&clock 353>;
151 clock-names = "flite";
155 fimc_lite_1: fimc-lite@123A0000 {
156 compatible = "samsung,exynos4212-fimc-lite";
157 reg = <0x123A0000 0x1000>;
158 interrupts = <0 106 0>;
159 samsung,power-domain = <&pd_isp>;
160 clocks = <&clock 354>;
161 clock-names = "flite";
165 fimc_is: fimc-is@12000000 {
166 compatible = "samsung,exynos4212-fimc-is", "simple-bus";
167 reg = <0x12000000 0x260000>;
168 interrupts = <0 90 0>, <0 95 0>;
169 samsung,power-domain = <&pd_isp>;
170 clocks = <&clock 353>, <&clock 354>, <&clock 355>,
171 <&clock 356>, <&clock 17>, <&clock 357>,
172 <&clock 358>, <&clock 359>, <&clock 360>,
173 <&clock 450>,<&clock 451>, <&clock 452>,
174 <&clock 453>, <&clock 176>, <&clock 13>,
175 <&clock 454>, <&clock 395>, <&clock 455>;
176 clock-names = "lite0", "lite1", "ppmuispx",
177 "ppmuispmx", "mpll", "isp",
178 "drc", "fd", "mcuisp",
179 "ispdiv0", "ispdiv1", "mcuispdiv0",
180 "mcuispdiv1", "uart", "aclk200",
181 "div_aclk200", "aclk400mcuisp",
183 #address-cells = <1>;
189 reg = <0x10020000 0x3000>;
192 i2c1_isp: i2c-isp@12140000 {
193 compatible = "samsung,exynos4212-i2c-isp";
194 reg = <0x12140000 0x100>;
195 clocks = <&clock 370>;
196 clock-names = "i2c_isp";
197 #address-cells = <1>;
203 mshc_0: mmc@12550000 {
204 compatible = "samsung,exynos4412-dw-mshc";
205 reg = <0x12550000 0x1000>;
206 interrupts = <0 77 0>;
207 #address-cells = <1>;
210 clocks = <&clock 301>, <&clock 149>;
211 clock-names = "biu", "ciu";