2 * Device Tree Include file for Marvell Armada XP family SoC
4 * Copyright (C) 2012 Marvell
6 * Lior Amsalem <alior@marvell.com>
7 * Gregory CLEMENT <gregory.clement@free-electrons.com>
8 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
9 * Ben Dooks <ben.dooks@codethink.co.uk>
11 * This file is dual-licensed: you can use it either under the terms
12 * of the GPL or the X11 license, at your option. Note that this dual
13 * licensing only applies to this file, and not this project as a
16 * a) This file is free software; you can redistribute it and/or
17 * modify it under the terms of the GNU General Public License as
18 * published by the Free Software Foundation; either version 2 of the
19 * License, or (at your option) any later version.
21 * This file is distributed in the hope that it will be useful
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
28 * b) Permission is hereby granted, free of charge, to any person
29 * obtaining a copy of this software and associated documentation
30 * files (the "Software"), to deal in the Software without
31 * restriction, including without limitation the rights to use
32 * copy, modify, merge, publish, distribute, sublicense, and/or
33 * sell copies of the Software, and to permit persons to whom the
34 * Software is furnished to do so, subject to the following
37 * The above copyright notice and this permission notice shall be
38 * included in all copies or substantial portions of the Software.
40 * THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND
41 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
42 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
43 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
44 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY
45 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
46 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
47 * OTHER DEALINGS IN THE SOFTWARE.
49 * Contains definitions specific to the Armada XP SoC that are not
50 * common to all Armada SoCs.
53 #include "armada-370-xp.dtsi"
56 model = "Marvell Armada XP family SoC";
57 compatible = "marvell,armadaxp", "marvell,armada-370-xp";
65 compatible = "marvell,armadaxp-mbus", "simple-bus";
69 compatible = "marvell,bootrom";
70 reg = <MBUS_ID(0x01, 0x1d) 0 0x100000>;
75 compatible = "marvell,armada-xp-sdram-controller";
80 compatible = "marvell,aurora-system-cache";
81 reg = <0x08000 0x1000>;
82 cache-id-part = <0x100>;
89 compatible = "marvell,armada-xp-spi",
91 pinctrl-0 = <&spi0_pins>;
92 pinctrl-names = "default";
96 compatible = "marvell,armada-xp-spi",
102 compatible = "marvell,mv78230-i2c", "marvell,mv64xxx-i2c";
103 reg = <0x11000 0x100>;
107 compatible = "marvell,mv78230-i2c", "marvell,mv64xxx-i2c";
108 reg = <0x11100 0x100>;
111 uart2: serial@12200 {
112 compatible = "snps,dw-apb-uart";
113 pinctrl-0 = <&uart2_pins>;
114 pinctrl-names = "default";
115 reg = <0x12200 0x100>;
119 clocks = <&coreclk 0>;
123 uart3: serial@12300 {
124 compatible = "snps,dw-apb-uart";
125 pinctrl-0 = <&uart3_pins>;
126 pinctrl-names = "default";
127 reg = <0x12300 0x100>;
131 clocks = <&coreclk 0>;
135 system-controller@18200 {
136 compatible = "marvell,armada-370-xp-system-controller";
137 reg = <0x18200 0x500>;
140 gateclk: clock-gating-control@18220 {
141 compatible = "marvell,armada-xp-gating-clock";
143 clocks = <&coreclk 0>;
147 coreclk: mvebu-sar@18230 {
148 compatible = "marvell,armada-xp-core-clock";
149 reg = <0x18230 0x08>;
154 compatible = "marvell,armadaxp-thermal";
160 cpuclk: clock-complex@18700 {
162 compatible = "marvell,armada-xp-cpu-clock";
163 reg = <0x18700 0x24>, <0x1c054 0x10>;
164 clocks = <&coreclk 1>;
167 interrupt-controller@20a00 {
168 reg = <0x20a00 0x2d0>, <0x21070 0x58>;
172 compatible = "marvell,armada-xp-timer";
173 clocks = <&coreclk 2>, <&refclk>;
174 clock-names = "nbclk", "fixed";
178 compatible = "marvell,armada-xp-wdt";
179 clocks = <&coreclk 2>, <&refclk>;
180 clock-names = "nbclk", "fixed";
184 compatible = "marvell,armada-370-cpu-reset";
185 reg = <0x20800 0x20>;
188 eth2: ethernet@30000 {
189 compatible = "marvell,armada-xp-neta";
190 reg = <0x30000 0x4000>;
192 clocks = <&gateclk 2>;
197 clocks = <&gateclk 18>;
201 clocks = <&gateclk 19>;
205 compatible = "marvell,orion-ehci";
206 reg = <0x52000 0x500>;
208 clocks = <&gateclk 20>;
213 compatible = "marvell,orion-xor";
216 clocks = <&gateclk 22>;
233 compatible = "marvell,armada-xp-neta";
237 compatible = "marvell,armada-xp-neta";
241 compatible = "marvell,orion-xor";
244 clocks = <&gateclk 28>;
263 /* 25 MHz reference crystal */
265 compatible = "fixed-clock";
267 clock-frequency = <25000000>;
273 ge0_gmii_pins: ge0-gmii-pins {
275 "mpp0", "mpp1", "mpp2", "mpp3",
276 "mpp4", "mpp5", "mpp6", "mpp7",
277 "mpp8", "mpp9", "mpp10", "mpp11",
278 "mpp12", "mpp13", "mpp14", "mpp15",
279 "mpp16", "mpp17", "mpp18", "mpp19",
280 "mpp20", "mpp21", "mpp22", "mpp23";
281 marvell,function = "ge0";
284 ge0_rgmii_pins: ge0-rgmii-pins {
286 "mpp0", "mpp1", "mpp2", "mpp3",
287 "mpp4", "mpp5", "mpp6", "mpp7",
288 "mpp8", "mpp9", "mpp10", "mpp11";
289 marvell,function = "ge0";
292 ge1_rgmii_pins: ge1-rgmii-pins {
294 "mpp12", "mpp13", "mpp14", "mpp15",
295 "mpp16", "mpp17", "mpp18", "mpp19",
296 "mpp20", "mpp21", "mpp22", "mpp23";
297 marvell,function = "ge1";
300 sdio_pins: sdio-pins {
301 marvell,pins = "mpp30", "mpp31", "mpp32",
302 "mpp33", "mpp34", "mpp35";
303 marvell,function = "sd0";
306 spi0_pins: spi0-pins {
307 marvell,pins = "mpp36", "mpp37",
309 marvell,function = "spi0";
312 uart2_pins: uart2-pins {
313 marvell,pins = "mpp42", "mpp43";
314 marvell,function = "uart2";
317 uart3_pins: uart3-pins {
318 marvell,pins = "mpp44", "mpp45";
319 marvell,function = "uart3";