2 * Device Tree file for Marvell Armada 385 development board
5 * Copyright (C) 2014 Marvell
7 * Gregory CLEMENT <gregory.clement@free-electrons.com>
9 * This file is dual-licensed: you can use it either under the terms
10 * of the GPL or the X11 license, at your option. Note that this dual
11 * licensing only applies to this file, and not this project as a
14 * a) This file is licensed under the terms of the GNU General Public
15 * License version 2. This program is licensed "as is" without
16 * any warranty of any kind, whether express or implied.
20 * b) Permission is hereby granted, free of charge, to any person
21 * obtaining a copy of this software and associated documentation
22 * files (the "Software"), to deal in the Software without
23 * restriction, including without limitation the rights to use,
24 * copy, modify, merge, publish, distribute, sublicense, and/or
25 * sell copies of the Software, and to permit persons to whom the
26 * Software is furnished to do so, subject to the following
29 * The above copyright notice and this permission notice shall be
30 * included in all copies or substantial portions of the Software.
32 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
33 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
34 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
35 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
36 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
37 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
38 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
39 * OTHER DEALINGS IN THE SOFTWARE.
43 #include "armada-388.dtsi"
44 #include <dt-bindings/gpio/gpio.h>
47 model = "Marvell Armada 385 GP";
48 compatible = "marvell,a385-gp", "marvell,armada388", "marvell,armada380";
51 stdout-path = "serial0:115200n8";
61 device_type = "memory";
62 reg = <0x00000000 0x80000000>; /* 2 GB */
66 ranges = <MBUS_ID(0xf0, 0x01) 0 0xf1000000 0x100000
67 MBUS_ID(0x01, 0x1d) 0 0xfff00000 0x100000>;
71 pinctrl-names = "default";
72 pinctrl-0 = <&spi0_pins>;
80 compatible = "st,m25p128", "jedec,spi-nor";
81 reg = <0>; /* Chip select 0 */
82 spi-max-frequency = <50000000>;
88 pinctrl-names = "default";
89 pinctrl-0 = <&i2c0_pins>;
91 clock-frequency = <100000>;
93 * The EEPROM located at adresse 54 is needed
94 * for the boot - DO NOT ERASE IT -
97 expander0: pca9555@20 {
98 compatible = "nxp,pca9555";
99 pinctrl-names = "default";
100 pinctrl-0 = <&pca0_pins>;
101 interrupt-parent = <&gpio0>;
102 interrupts = <18 IRQ_TYPE_EDGE_FALLING>;
105 interrupt-controller;
106 #interrupt-cells = <2>;
110 expander1: pca9555@21 {
111 compatible = "nxp,pca9555";
112 pinctrl-names = "default";
113 interrupt-parent = <&gpio0>;
114 interrupts = <18 IRQ_TYPE_EDGE_FALLING>;
117 interrupt-controller;
118 #interrupt-cells = <2>;
126 * Exported on the micro USB connector CON16
130 pinctrl-names = "default";
131 pinctrl-0 = <&uart0_pins>;
138 pinctrl-names = "default";
139 pinctrl-0 = <&ge1_rgmii_pins>;
142 phy-mode = "rgmii-id";
147 vcc-supply = <®_usb2_0_vbus>;
153 pinctrl-names = "default";
155 * The Reference Clock 0 is used to provide a
158 pinctrl-0 = <&ge0_rgmii_pins>, <&ref_clk0_pins>;
161 phy-mode = "rgmii-id";
166 pinctrl-names = "default";
167 pinctrl-0 = <&mdio_pins>;
169 phy0: ethernet-phy@1 {
173 phy1: ethernet-phy@0 {
179 pinctrl-names = "default";
180 pinctrl-0 = <&sata0_pins>, <&sata1_pins>;
182 #address-cells = <1>;
187 target-supply = <®_5v_sata0>;
192 target-supply = <®_5v_sata1>;
197 pinctrl-names = "default";
198 pinctrl-0 = <&sata2_pins>, <&sata3_pins>;
200 #address-cells = <1>;
205 target-supply = <®_5v_sata2>;
210 target-supply = <®_5v_sata3>;
215 pinctrl-names = "default";
216 pinctrl-0 = <&sdhci_pins>;
217 cd-gpios = <&expander0 5 GPIO_ACTIVE_LOW>;
226 vcc-supply = <®_usb2_1_vbus>;
232 vcc-supply = <®_usb3_vbus>;
240 * One PCIe units is accessible through
241 * standard PCIe slot on the board.
249 * The two other PCIe units are accessible
250 * through mini PCIe slot on the board.
263 compatible = "gpio-fan";
264 gpios = <&expander1 3 GPIO_ACTIVE_HIGH>;
265 gpio-fan,speed-map = < 0 0
270 reg_usb3_vbus: usb3-vbus {
271 compatible = "regulator-fixed";
272 regulator-name = "usb3-vbus";
273 regulator-min-microvolt = <5000000>;
274 regulator-max-microvolt = <5000000>;
277 gpio = <&expander1 15 GPIO_ACTIVE_HIGH>;
280 reg_usb2_0_vbus: v5-vbus0 {
281 compatible = "regulator-fixed";
282 regulator-name = "v5.0-vbus0";
283 regulator-min-microvolt = <5000000>;
284 regulator-max-microvolt = <5000000>;
287 gpio = <&expander1 14 GPIO_ACTIVE_HIGH>;
290 reg_usb2_1_vbus: v5-vbus1 {
291 compatible = "regulator-fixed";
292 regulator-name = "v5.0-vbus1";
293 regulator-min-microvolt = <5000000>;
294 regulator-max-microvolt = <5000000>;
297 gpio = <&expander0 4 GPIO_ACTIVE_HIGH>;
300 reg_usb2_1_vbus: v5-vbus1 {
301 compatible = "regulator-fixed";
302 regulator-name = "v5.0-vbus1";
303 regulator-min-microvolt = <5000000>;
304 regulator-max-microvolt = <5000000>;
307 gpio = <&expander0 4 GPIO_ACTIVE_HIGH>;
310 reg_sata0: pwr-sata0 {
311 compatible = "regulator-fixed";
312 regulator-name = "pwr_en_sata0";
318 reg_5v_sata0: v5-sata0 {
319 compatible = "regulator-fixed";
320 regulator-name = "v5.0-sata0";
321 regulator-min-microvolt = <5000000>;
322 regulator-max-microvolt = <5000000>;
324 vin-supply = <®_sata0>;
327 reg_12v_sata0: v12-sata0 {
328 compatible = "regulator-fixed";
329 regulator-name = "v12.0-sata0";
330 regulator-min-microvolt = <12000000>;
331 regulator-max-microvolt = <12000000>;
333 vin-supply = <®_sata0>;
336 reg_sata1: pwr-sata1 {
337 regulator-name = "pwr_en_sata1";
338 compatible = "regulator-fixed";
339 regulator-min-microvolt = <12000000>;
340 regulator-max-microvolt = <12000000>;
343 gpio = <&expander0 3 GPIO_ACTIVE_HIGH>;
346 reg_5v_sata1: v5-sata1 {
347 compatible = "regulator-fixed";
348 regulator-name = "v5.0-sata1";
349 regulator-min-microvolt = <5000000>;
350 regulator-max-microvolt = <5000000>;
352 vin-supply = <®_sata1>;
355 reg_12v_sata1: v12-sata1 {
356 compatible = "regulator-fixed";
357 regulator-name = "v12.0-sata1";
358 regulator-min-microvolt = <12000000>;
359 regulator-max-microvolt = <12000000>;
361 vin-supply = <®_sata1>;
364 reg_sata2: pwr-sata2 {
365 compatible = "regulator-fixed";
366 regulator-name = "pwr_en_sata2";
369 gpio = <&expander0 11 GPIO_ACTIVE_HIGH>;
372 reg_5v_sata2: v5-sata2 {
373 compatible = "regulator-fixed";
374 regulator-name = "v5.0-sata2";
375 regulator-min-microvolt = <5000000>;
376 regulator-max-microvolt = <5000000>;
378 vin-supply = <®_sata2>;
381 reg_12v_sata2: v12-sata2 {
382 compatible = "regulator-fixed";
383 regulator-name = "v12.0-sata2";
384 regulator-min-microvolt = <12000000>;
385 regulator-max-microvolt = <12000000>;
387 vin-supply = <®_sata2>;
390 reg_sata3: pwr-sata3 {
391 compatible = "regulator-fixed";
392 regulator-name = "pwr_en_sata3";
395 gpio = <&expander0 12 GPIO_ACTIVE_HIGH>;
398 reg_5v_sata3: v5-sata3 {
399 compatible = "regulator-fixed";
400 regulator-name = "v5.0-sata3";
401 regulator-min-microvolt = <5000000>;
402 regulator-max-microvolt = <5000000>;
404 vin-supply = <®_sata3>;
407 reg_12v_sata3: v12-sata3 {
408 compatible = "regulator-fixed";
409 regulator-name = "v12.0-sata3";
410 regulator-min-microvolt = <12000000>;
411 regulator-max-microvolt = <12000000>;
413 vin-supply = <®_sata3>;
418 pca0_pins: pca0_pins {
419 marvell,pins = "mpp18";
420 marvell,function = "gpio";