2 * Device Tree Source for AM4372 SoC
4 * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/
6 * This file is licensed under the terms of the GNU General Public License
7 * version 2. This program is licensed "as is" without any warranty of any
8 * kind, whether express or implied.
11 #include <dt-bindings/gpio/gpio.h>
12 #include <dt-bindings/interrupt-controller/arm-gic.h>
14 #include "skeleton.dtsi"
17 compatible = "ti,am4372", "ti,am43";
18 interrupt-parent = <&wakeupgen>;
26 ethernet0 = &cpsw_emac0;
27 ethernet1 = &cpsw_emac1;
34 compatible = "arm,cortex-a9";
38 clocks = <&dpll_mpu_ck>;
41 clock-latency = <300000>; /* From omap-cpufreq driver */
45 gic: interrupt-controller@48241000 {
46 compatible = "arm,cortex-a9-gic";
48 #interrupt-cells = <3>;
49 reg = <0x48241000 0x1000>,
51 interrupt-parent = <&gic>;
54 wakeupgen: interrupt-controller@48281000 {
55 compatible = "ti,omap4-wugen-mpu";
57 #interrupt-cells = <3>;
58 reg = <0x48281000 0x1000>;
59 interrupt-parent = <&gic>;
62 l2-cache-controller@48242000 {
63 compatible = "arm,pl310-cache";
64 reg = <0x48242000 0x1000>;
70 compatible = "ti,am4372-l3-noc", "simple-bus";
74 ti,hwmods = "l3_main";
75 reg = <0x44000000 0x400000
77 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
78 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
80 l4_wkup: l4_wkup@44c00000 {
81 compatible = "ti,am4-l4-wkup", "simple-bus";
84 ranges = <0 0x44c00000 0x287000>;
87 compatible = "ti,am4-prcm";
88 reg = <0x1f0000 0x11000>;
95 prcm_clockdomains: clockdomains {
100 compatible = "ti,am4-scm", "simple-bus";
101 reg = <0x210000 0x4000>;
102 #address-cells = <1>;
104 ranges = <0 0x210000 0x4000>;
106 am43xx_pinmux: pinmux@800 {
107 compatible = "ti,am437-padconf",
110 #address-cells = <1>;
112 #interrupt-cells = <1>;
113 interrupt-controller;
114 pinctrl-single,register-width = <32>;
115 pinctrl-single,function-mask = <0xffffffff>;
118 scm_conf: scm_conf@0 {
119 compatible = "syscon";
121 #address-cells = <1>;
125 #address-cells = <1>;
130 scm_clockdomains: clockdomains {
135 emif: emif@4c000000 {
136 compatible = "ti,emif-am4372";
137 reg = <0x4c000000 0x1000000>;
141 edma: edma@49000000 {
142 compatible = "ti,edma3";
143 ti,hwmods = "tpcc", "tptc0", "tptc1", "tptc2";
144 reg = <0x49000000 0x10000>,
146 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
147 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
148 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
152 uart0: serial@44e09000 {
153 compatible = "ti,am4372-uart","ti,omap2-uart";
154 reg = <0x44e09000 0x2000>;
156 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
160 uart1: serial@48022000 {
161 compatible = "ti,am4372-uart","ti,omap2-uart";
162 reg = <0x48022000 0x2000>;
164 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
169 uart2: serial@48024000 {
170 compatible = "ti,am4372-uart","ti,omap2-uart";
171 reg = <0x48024000 0x2000>;
173 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
178 uart3: serial@481a6000 {
179 compatible = "ti,am4372-uart","ti,omap2-uart";
180 reg = <0x481a6000 0x2000>;
182 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
187 uart4: serial@481a8000 {
188 compatible = "ti,am4372-uart","ti,omap2-uart";
189 reg = <0x481a8000 0x2000>;
191 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
196 uart5: serial@481aa000 {
197 compatible = "ti,am4372-uart","ti,omap2-uart";
198 reg = <0x481aa000 0x2000>;
200 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
205 mailbox: mailbox@480C8000 {
206 compatible = "ti,omap4-mailbox";
207 reg = <0x480C8000 0x200>;
208 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
209 ti,hwmods = "mailbox";
211 ti,mbox-num-users = <4>;
212 ti,mbox-num-fifos = <8>;
213 mbox_wkupm3: wkup_m3 {
214 ti,mbox-tx = <0 0 0>;
215 ti,mbox-rx = <0 0 3>;
219 timer1: timer@44e31000 {
220 compatible = "ti,am4372-timer-1ms","ti,am335x-timer-1ms";
221 reg = <0x44e31000 0x400>;
222 interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
224 ti,hwmods = "timer1";
227 timer2: timer@48040000 {
228 compatible = "ti,am4372-timer","ti,am335x-timer";
229 reg = <0x48040000 0x400>;
230 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
231 ti,hwmods = "timer2";
234 timer3: timer@48042000 {
235 compatible = "ti,am4372-timer","ti,am335x-timer";
236 reg = <0x48042000 0x400>;
237 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
238 ti,hwmods = "timer3";
242 timer4: timer@48044000 {
243 compatible = "ti,am4372-timer","ti,am335x-timer";
244 reg = <0x48044000 0x400>;
245 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
247 ti,hwmods = "timer4";
251 timer5: timer@48046000 {
252 compatible = "ti,am4372-timer","ti,am335x-timer";
253 reg = <0x48046000 0x400>;
254 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
256 ti,hwmods = "timer5";
260 timer6: timer@48048000 {
261 compatible = "ti,am4372-timer","ti,am335x-timer";
262 reg = <0x48048000 0x400>;
263 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
265 ti,hwmods = "timer6";
269 timer7: timer@4804a000 {
270 compatible = "ti,am4372-timer","ti,am335x-timer";
271 reg = <0x4804a000 0x400>;
272 interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
274 ti,hwmods = "timer7";
278 timer8: timer@481c1000 {
279 compatible = "ti,am4372-timer","ti,am335x-timer";
280 reg = <0x481c1000 0x400>;
281 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
282 ti,hwmods = "timer8";
286 timer9: timer@4833d000 {
287 compatible = "ti,am4372-timer","ti,am335x-timer";
288 reg = <0x4833d000 0x400>;
289 interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
290 ti,hwmods = "timer9";
294 timer10: timer@4833f000 {
295 compatible = "ti,am4372-timer","ti,am335x-timer";
296 reg = <0x4833f000 0x400>;
297 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
298 ti,hwmods = "timer10";
302 timer11: timer@48341000 {
303 compatible = "ti,am4372-timer","ti,am335x-timer";
304 reg = <0x48341000 0x400>;
305 interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
306 ti,hwmods = "timer11";
310 counter32k: counter@44e86000 {
311 compatible = "ti,am4372-counter32k","ti,omap-counter32k";
312 reg = <0x44e86000 0x40>;
313 ti,hwmods = "counter_32k";
317 compatible = "ti,am4372-rtc","ti,da830-rtc";
318 reg = <0x44e3e000 0x1000>;
319 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH
320 GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
326 compatible = "ti,am4372-wdt","ti,omap3-wdt";
327 reg = <0x44e35000 0x1000>;
328 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
329 ti,hwmods = "wd_timer2";
332 gpio0: gpio@44e07000 {
333 compatible = "ti,am4372-gpio","ti,omap4-gpio";
334 reg = <0x44e07000 0x1000>;
335 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
338 interrupt-controller;
339 #interrupt-cells = <2>;
344 gpio1: gpio@4804c000 {
345 compatible = "ti,am4372-gpio","ti,omap4-gpio";
346 reg = <0x4804c000 0x1000>;
347 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
350 interrupt-controller;
351 #interrupt-cells = <2>;
356 gpio2: gpio@481ac000 {
357 compatible = "ti,am4372-gpio","ti,omap4-gpio";
358 reg = <0x481ac000 0x1000>;
359 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
362 interrupt-controller;
363 #interrupt-cells = <2>;
368 gpio3: gpio@481ae000 {
369 compatible = "ti,am4372-gpio","ti,omap4-gpio";
370 reg = <0x481ae000 0x1000>;
371 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
374 interrupt-controller;
375 #interrupt-cells = <2>;
380 gpio4: gpio@48320000 {
381 compatible = "ti,am4372-gpio","ti,omap4-gpio";
382 reg = <0x48320000 0x1000>;
383 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
386 interrupt-controller;
387 #interrupt-cells = <2>;
392 gpio5: gpio@48322000 {
393 compatible = "ti,am4372-gpio","ti,omap4-gpio";
394 reg = <0x48322000 0x1000>;
395 interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
398 interrupt-controller;
399 #interrupt-cells = <2>;
404 hwspinlock: spinlock@480ca000 {
405 compatible = "ti,omap4-hwspinlock";
406 reg = <0x480ca000 0x1000>;
407 ti,hwmods = "spinlock";
412 compatible = "ti,am4372-i2c","ti,omap4-i2c";
413 reg = <0x44e0b000 0x1000>;
414 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
416 #address-cells = <1>;
422 compatible = "ti,am4372-i2c","ti,omap4-i2c";
423 reg = <0x4802a000 0x1000>;
424 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
426 #address-cells = <1>;
432 compatible = "ti,am4372-i2c","ti,omap4-i2c";
433 reg = <0x4819c000 0x1000>;
434 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
436 #address-cells = <1>;
442 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
443 reg = <0x48030000 0x400>;
444 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
446 #address-cells = <1>;
452 compatible = "ti,omap4-hsmmc";
453 reg = <0x48060000 0x1000>;
456 ti,needs-special-reset;
459 dma-names = "tx", "rx";
460 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
465 compatible = "ti,omap4-hsmmc";
466 reg = <0x481d8000 0x1000>;
468 ti,needs-special-reset;
471 dma-names = "tx", "rx";
472 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
477 compatible = "ti,omap4-hsmmc";
478 reg = <0x47810000 0x1000>;
480 ti,needs-special-reset;
481 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
486 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
487 reg = <0x481a0000 0x400>;
488 interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
490 #address-cells = <1>;
496 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
497 reg = <0x481a2000 0x400>;
498 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
500 #address-cells = <1>;
506 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
507 reg = <0x481a4000 0x400>;
508 interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
510 #address-cells = <1>;
516 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
517 reg = <0x48345000 0x400>;
518 interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>;
520 #address-cells = <1>;
525 mac: ethernet@4a100000 {
526 compatible = "ti,am4372-cpsw","ti,cpsw";
527 reg = <0x4a100000 0x800
529 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH
530 GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH
531 GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH
532 GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
533 #address-cells = <1>;
535 ti,hwmods = "cpgmac0";
536 clocks = <&cpsw_125mhz_gclk>, <&cpsw_cpts_rft_clk>;
537 clock-names = "fck", "cpts";
539 cpdma_channels = <8>;
540 ale_entries = <1024>;
541 bd_ram_size = <0x2000>;
544 mac_control = <0x20>;
547 cpts_clock_mult = <0x80000000>;
548 cpts_clock_shift = <29>;
551 davinci_mdio: mdio@4a101000 {
552 compatible = "ti,am4372-mdio","ti,davinci_mdio";
553 reg = <0x4a101000 0x100>;
554 #address-cells = <1>;
556 ti,hwmods = "davinci_mdio";
557 bus_freq = <1000000>;
561 cpsw_emac0: slave@4a100200 {
562 /* Filled in by U-Boot */
563 mac-address = [ 00 00 00 00 00 00 ];
566 cpsw_emac1: slave@4a100300 {
567 /* Filled in by U-Boot */
568 mac-address = [ 00 00 00 00 00 00 ];
571 phy_sel: cpsw-phy-sel@44e10650 {
572 compatible = "ti,am43xx-cpsw-phy-sel";
573 reg= <0x44e10650 0x4>;
574 reg-names = "gmii-sel";
578 epwmss0: epwmss@48300000 {
579 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
580 reg = <0x48300000 0x10>;
581 #address-cells = <1>;
584 ti,hwmods = "epwmss0";
587 ecap0: ecap@48300100 {
588 compatible = "ti,am4372-ecap","ti,am33xx-ecap";
590 reg = <0x48300100 0x80>;
595 ehrpwm0: ehrpwm@48300200 {
596 compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm";
598 reg = <0x48300200 0x80>;
599 ti,hwmods = "ehrpwm0";
604 epwmss1: epwmss@48302000 {
605 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
606 reg = <0x48302000 0x10>;
607 #address-cells = <1>;
610 ti,hwmods = "epwmss1";
613 ecap1: ecap@48302100 {
614 compatible = "ti,am4372-ecap","ti,am33xx-ecap";
616 reg = <0x48302100 0x80>;
621 ehrpwm1: ehrpwm@48302200 {
622 compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm";
624 reg = <0x48302200 0x80>;
625 ti,hwmods = "ehrpwm1";
630 epwmss2: epwmss@48304000 {
631 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
632 reg = <0x48304000 0x10>;
633 #address-cells = <1>;
636 ti,hwmods = "epwmss2";
639 ecap2: ecap@48304100 {
640 compatible = "ti,am4372-ecap","ti,am33xx-ecap";
642 reg = <0x48304100 0x80>;
647 ehrpwm2: ehrpwm@48304200 {
648 compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm";
650 reg = <0x48304200 0x80>;
651 ti,hwmods = "ehrpwm2";
656 epwmss3: epwmss@48306000 {
657 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
658 reg = <0x48306000 0x10>;
659 #address-cells = <1>;
662 ti,hwmods = "epwmss3";
665 ehrpwm3: ehrpwm@48306200 {
666 compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm";
668 reg = <0x48306200 0x80>;
669 ti,hwmods = "ehrpwm3";
674 epwmss4: epwmss@48308000 {
675 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
676 reg = <0x48308000 0x10>;
677 #address-cells = <1>;
680 ti,hwmods = "epwmss4";
683 ehrpwm4: ehrpwm@48308200 {
684 compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm";
686 reg = <0x48308200 0x80>;
687 ti,hwmods = "ehrpwm4";
692 epwmss5: epwmss@4830a000 {
693 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
694 reg = <0x4830a000 0x10>;
695 #address-cells = <1>;
698 ti,hwmods = "epwmss5";
701 ehrpwm5: ehrpwm@4830a200 {
702 compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm";
704 reg = <0x4830a200 0x80>;
705 ti,hwmods = "ehrpwm5";
710 tscadc: tscadc@44e0d000 {
711 compatible = "ti,am3359-tscadc";
712 reg = <0x44e0d000 0x1000>;
713 ti,hwmods = "adc_tsc";
714 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
715 clocks = <&adc_tsc_fck>;
720 compatible = "ti,am3359-tsc";
724 #io-channel-cells = <1>;
725 compatible = "ti,am3359-adc";
730 sham: sham@53100000 {
731 compatible = "ti,omap5-sham";
733 reg = <0x53100000 0x300>;
736 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
740 compatible = "ti,omap4-aes";
742 reg = <0x53501000 0xa0>;
743 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
746 dma-names = "tx", "rx";
750 compatible = "ti,omap4-des";
752 reg = <0x53701000 0xa0>;
753 interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
756 dma-names = "tx", "rx";
759 mcasp0: mcasp@48038000 {
760 compatible = "ti,am33xx-mcasp-audio";
761 ti,hwmods = "mcasp0";
762 reg = <0x48038000 0x2000>,
763 <0x46000000 0x400000>;
764 reg-names = "mpu", "dat";
765 interrupts = <80>, <81>;
766 interrupt-names = "tx", "rx";
770 dma-names = "tx", "rx";
773 mcasp1: mcasp@4803C000 {
774 compatible = "ti,am33xx-mcasp-audio";
775 ti,hwmods = "mcasp1";
776 reg = <0x4803C000 0x2000>,
777 <0x46400000 0x400000>;
778 reg-names = "mpu", "dat";
779 interrupts = <82>, <83>;
780 interrupt-names = "tx", "rx";
784 dma-names = "tx", "rx";
788 compatible = "ti,am3352-elm";
789 reg = <0x48080000 0x2000>;
790 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
792 clocks = <&l4ls_gclk>;
797 gpmc: gpmc@50000000 {
798 compatible = "ti,am3352-gpmc";
800 clocks = <&l3s_gclk>;
802 reg = <0x50000000 0x2000>;
803 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
805 gpmc,num-waitpins = <2>;
806 #address-cells = <2>;
811 am43xx_control_usb2phy1: control-phy@44e10620 {
812 compatible = "ti,control-phy-usb2-am437";
813 reg = <0x44e10620 0x4>;
817 am43xx_control_usb2phy2: control-phy@0x44e10628 {
818 compatible = "ti,control-phy-usb2-am437";
819 reg = <0x44e10628 0x4>;
823 ocp2scp0: ocp2scp@483a8000 {
824 compatible = "ti,am437x-ocp2scp", "ti,omap-ocp2scp";
825 #address-cells = <1>;
828 ti,hwmods = "ocp2scp0";
830 usb2_phy1: phy@483a8000 {
831 compatible = "ti,am437x-usb2";
832 reg = <0x483a8000 0x8000>;
833 ctrl-module = <&am43xx_control_usb2phy1>;
834 clocks = <&usb_phy0_always_on_clk32k>,
835 <&usb_otg_ss0_refclk960m>;
836 clock-names = "wkupclk", "refclk";
842 ocp2scp1: ocp2scp@483e8000 {
843 compatible = "ti,am437x-ocp2scp", "ti,omap-ocp2scp";
844 #address-cells = <1>;
847 ti,hwmods = "ocp2scp1";
849 usb2_phy2: phy@483e8000 {
850 compatible = "ti,am437x-usb2";
851 reg = <0x483e8000 0x8000>;
852 ctrl-module = <&am43xx_control_usb2phy2>;
853 clocks = <&usb_phy1_always_on_clk32k>,
854 <&usb_otg_ss1_refclk960m>;
855 clock-names = "wkupclk", "refclk";
861 dwc3_1: omap_dwc3@48380000 {
862 compatible = "ti,am437x-dwc3";
863 ti,hwmods = "usb_otg_ss0";
864 reg = <0x48380000 0x10000>;
865 interrupts = <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
866 #address-cells = <1>;
872 compatible = "synopsys,dwc3";
873 reg = <0x48390000 0x10000>;
874 interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
876 phy-names = "usb2-phy";
877 maximum-speed = "high-speed";
880 snps,dis_u3_susphy_quirk;
881 snps,dis_u2_susphy_quirk;
885 dwc3_2: omap_dwc3@483c0000 {
886 compatible = "ti,am437x-dwc3";
887 ti,hwmods = "usb_otg_ss1";
888 reg = <0x483c0000 0x10000>;
889 interrupts = <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>;
890 #address-cells = <1>;
896 compatible = "synopsys,dwc3";
897 reg = <0x483d0000 0x10000>;
898 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
900 phy-names = "usb2-phy";
901 maximum-speed = "high-speed";
904 snps,dis_u3_susphy_quirk;
905 snps,dis_u2_susphy_quirk;
909 qspi: qspi@47900000 {
910 compatible = "ti,am4372-qspi";
911 reg = <0x47900000 0x100>;
912 #address-cells = <1>;
915 interrupts = <0 138 0x4>;
921 compatible = "ti,am4372-hdq";
922 reg = <0x48347000 0x1000>;
923 interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
924 clocks = <&func_12m_clk>;
931 compatible = "ti,omap3-dss";
932 reg = <0x4832a000 0x200>;
934 ti,hwmods = "dss_core";
935 clocks = <&disp_clk>;
937 #address-cells = <1>;
941 dispc: dispc@4832a400 {
942 compatible = "ti,omap3-dispc";
943 reg = <0x4832a400 0x400>;
944 interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
945 ti,hwmods = "dss_dispc";
946 clocks = <&disp_clk>;
950 rfbi: rfbi@4832a800 {
951 compatible = "ti,omap3-rfbi";
952 reg = <0x4832a800 0x100>;
953 ti,hwmods = "dss_rfbi";
954 clocks = <&disp_clk>;
960 ocmcram: ocmcram@40300000 {
961 compatible = "mmio-sram";
962 reg = <0x40300000 0x40000>; /* 256k */
965 dcan0: can@481cc000 {
966 compatible = "ti,am4372-d_can", "ti,am3352-d_can";
967 ti,hwmods = "d_can0";
968 clocks = <&dcan0_fck>;
970 reg = <0x481cc000 0x2000>;
971 syscon-raminit = <&scm_conf 0x644 0>;
972 interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
976 dcan1: can@481d0000 {
977 compatible = "ti,am4372-d_can", "ti,am3352-d_can";
978 ti,hwmods = "d_can1";
979 clocks = <&dcan1_fck>;
981 reg = <0x481d0000 0x2000>;
982 syscon-raminit = <&scm_conf 0x644 1>;
983 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
987 vpfe0: vpfe@48326000 {
988 compatible = "ti,am437x-vpfe";
989 reg = <0x48326000 0x2000>;
990 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
995 vpfe1: vpfe@48328000 {
996 compatible = "ti,am437x-vpfe";
997 reg = <0x48328000 0x2000>;
998 interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
1000 status = "disabled";
1005 /include/ "am43xx-clocks.dtsi"