1 // SPDX-License-Identifier: GPL-2.0+
4 * Copyright 2014-2015 Freescale Semiconductor, Inc.
8 #include <fsl_ddr_sdram.h>
10 #include <linux/errno.h>
11 #include <asm/system.h>
13 #include <asm/armv8/mmu.h>
15 #include <asm/arch/fsl_serdes.h>
16 #include <asm/arch/soc.h>
17 #include <asm/arch/cpu.h>
18 #include <asm/arch/speed.h>
19 #include <fsl_immap.h>
20 #include <asm/arch/mp.h>
21 #include <efi_loader.h>
22 #include <fsl-mc/fsl_mc.h>
23 #ifdef CONFIG_FSL_ESDHC
24 #include <fsl_esdhc.h>
26 #include <asm/armv8/sec_firmware.h>
27 #ifdef CONFIG_SYS_FSL_DDR
30 #include <asm/arch/clock.h>
32 #include <fsl_qbman.h>
35 #include <environment.h>
36 #ifdef CONFIG_CHAIN_OF_TRUST
37 #include <fsl_validate.h>
41 DECLARE_GLOBAL_DATA_PTR;
43 static struct cpu_type cpu_type_list[] = {
44 CPU_TYPE_ENTRY(LS2080A, LS2080A, 8),
45 CPU_TYPE_ENTRY(LS2085A, LS2085A, 8),
46 CPU_TYPE_ENTRY(LS2045A, LS2045A, 4),
47 CPU_TYPE_ENTRY(LS2088A, LS2088A, 8),
48 CPU_TYPE_ENTRY(LS2084A, LS2084A, 8),
49 CPU_TYPE_ENTRY(LS2048A, LS2048A, 4),
50 CPU_TYPE_ENTRY(LS2044A, LS2044A, 4),
51 CPU_TYPE_ENTRY(LS2081A, LS2081A, 8),
52 CPU_TYPE_ENTRY(LS2041A, LS2041A, 4),
53 CPU_TYPE_ENTRY(LS1043A, LS1043A, 4),
54 CPU_TYPE_ENTRY(LS1043A, LS1043A_P23, 4),
55 CPU_TYPE_ENTRY(LS1023A, LS1023A, 2),
56 CPU_TYPE_ENTRY(LS1023A, LS1023A_P23, 2),
57 CPU_TYPE_ENTRY(LS1046A, LS1046A, 4),
58 CPU_TYPE_ENTRY(LS1026A, LS1026A, 2),
59 CPU_TYPE_ENTRY(LS2040A, LS2040A, 4),
60 CPU_TYPE_ENTRY(LS1012A, LS1012A, 1),
61 CPU_TYPE_ENTRY(LS1088A, LS1088A, 8),
62 CPU_TYPE_ENTRY(LS1084A, LS1084A, 8),
63 CPU_TYPE_ENTRY(LS1048A, LS1048A, 4),
64 CPU_TYPE_ENTRY(LS1044A, LS1044A, 4),
65 CPU_TYPE_ENTRY(LX2160A, LX2160A, 16),
66 CPU_TYPE_ENTRY(LX2120A, LX2120A, 12),
67 CPU_TYPE_ENTRY(LX2080A, LX2080A, 8),
70 #define EARLY_PGTABLE_SIZE 0x5000
71 static struct mm_region early_map[] = {
72 #ifdef CONFIG_FSL_LSCH3
73 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
74 CONFIG_SYS_FSL_CCSR_SIZE,
75 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
76 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
78 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
79 SYS_FSL_OCRAM_SPACE_SIZE,
80 PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
82 { CONFIG_SYS_FSL_QSPI_BASE1, CONFIG_SYS_FSL_QSPI_BASE1,
83 CONFIG_SYS_FSL_QSPI_SIZE1,
84 PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE},
86 /* For IFC Region #1, only the first 4MB is cache-enabled */
87 { CONFIG_SYS_FSL_IFC_BASE1, CONFIG_SYS_FSL_IFC_BASE1,
88 CONFIG_SYS_FSL_IFC_SIZE1_1,
89 PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
91 { CONFIG_SYS_FSL_IFC_BASE1 + CONFIG_SYS_FSL_IFC_SIZE1_1,
92 CONFIG_SYS_FSL_IFC_BASE1 + CONFIG_SYS_FSL_IFC_SIZE1_1,
93 CONFIG_SYS_FSL_IFC_SIZE1 - CONFIG_SYS_FSL_IFC_SIZE1_1,
94 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
96 { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FSL_IFC_BASE1,
97 CONFIG_SYS_FSL_IFC_SIZE1,
98 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
101 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
102 CONFIG_SYS_FSL_DRAM_SIZE1,
103 #if defined(CONFIG_TFABOOT) || \
104 (defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD))
105 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
106 #else /* Start with nGnRnE and PXN and UXN to prevent speculative access */
107 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_PXN | PTE_BLOCK_UXN |
109 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
111 #ifdef CONFIG_FSL_IFC
112 /* Map IFC region #2 up to CONFIG_SYS_FLASH_BASE for NAND boot */
113 { CONFIG_SYS_FSL_IFC_BASE2, CONFIG_SYS_FSL_IFC_BASE2,
114 CONFIG_SYS_FLASH_BASE - CONFIG_SYS_FSL_IFC_BASE2,
115 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
118 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
119 CONFIG_SYS_FSL_DCSR_SIZE,
120 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
121 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
123 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
124 CONFIG_SYS_FSL_DRAM_SIZE2,
125 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_PXN | PTE_BLOCK_UXN |
126 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
128 #ifdef CONFIG_SYS_FSL_DRAM_BASE3
129 { CONFIG_SYS_FSL_DRAM_BASE3, CONFIG_SYS_FSL_DRAM_BASE3,
130 CONFIG_SYS_FSL_DRAM_SIZE3,
131 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_PXN | PTE_BLOCK_UXN |
132 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
135 #elif defined(CONFIG_FSL_LSCH2)
136 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
137 CONFIG_SYS_FSL_CCSR_SIZE,
138 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
139 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
141 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
142 SYS_FSL_OCRAM_SPACE_SIZE,
143 PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
145 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
146 CONFIG_SYS_FSL_DCSR_SIZE,
147 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
148 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
150 { CONFIG_SYS_FSL_QSPI_BASE, CONFIG_SYS_FSL_QSPI_BASE,
151 CONFIG_SYS_FSL_QSPI_SIZE,
152 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
154 #ifdef CONFIG_FSL_IFC
155 { CONFIG_SYS_FSL_IFC_BASE, CONFIG_SYS_FSL_IFC_BASE,
156 CONFIG_SYS_FSL_IFC_SIZE,
157 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
160 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
161 CONFIG_SYS_FSL_DRAM_SIZE1,
162 #if defined(CONFIG_TFABOOT) || \
163 (defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD))
164 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
165 #else /* Start with nGnRnE and PXN and UXN to prevent speculative access */
166 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_PXN | PTE_BLOCK_UXN |
168 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
170 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
171 CONFIG_SYS_FSL_DRAM_SIZE2,
172 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_PXN | PTE_BLOCK_UXN |
173 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
176 {}, /* list terminator */
179 static struct mm_region final_map[] = {
180 #ifdef CONFIG_FSL_LSCH3
181 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
182 CONFIG_SYS_FSL_CCSR_SIZE,
183 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
184 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
186 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
187 SYS_FSL_OCRAM_SPACE_SIZE,
188 PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
190 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
191 CONFIG_SYS_FSL_DRAM_SIZE1,
192 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
193 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
195 { CONFIG_SYS_FSL_QSPI_BASE1, CONFIG_SYS_FSL_QSPI_BASE1,
196 CONFIG_SYS_FSL_QSPI_SIZE1,
197 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
198 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
200 { CONFIG_SYS_FSL_QSPI_BASE2, CONFIG_SYS_FSL_QSPI_BASE2,
201 CONFIG_SYS_FSL_QSPI_SIZE2,
202 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
203 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
205 #ifdef CONFIG_FSL_IFC
206 { CONFIG_SYS_FSL_IFC_BASE2, CONFIG_SYS_FSL_IFC_BASE2,
207 CONFIG_SYS_FSL_IFC_SIZE2,
208 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
209 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
212 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
213 CONFIG_SYS_FSL_DCSR_SIZE,
214 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
215 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
217 { CONFIG_SYS_FSL_MC_BASE, CONFIG_SYS_FSL_MC_BASE,
218 CONFIG_SYS_FSL_MC_SIZE,
219 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
220 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
222 { CONFIG_SYS_FSL_NI_BASE, CONFIG_SYS_FSL_NI_BASE,
223 CONFIG_SYS_FSL_NI_SIZE,
224 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
225 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
227 /* For QBMAN portal, only the first 64MB is cache-enabled */
228 { CONFIG_SYS_FSL_QBMAN_BASE, CONFIG_SYS_FSL_QBMAN_BASE,
229 CONFIG_SYS_FSL_QBMAN_SIZE_1,
230 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
231 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN | PTE_BLOCK_NS
233 { CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
234 CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
235 CONFIG_SYS_FSL_QBMAN_SIZE - CONFIG_SYS_FSL_QBMAN_SIZE_1,
236 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
237 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
239 { CONFIG_SYS_PCIE1_PHYS_ADDR, CONFIG_SYS_PCIE1_PHYS_ADDR,
240 CONFIG_SYS_PCIE1_PHYS_SIZE,
241 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
242 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
244 { CONFIG_SYS_PCIE2_PHYS_ADDR, CONFIG_SYS_PCIE2_PHYS_ADDR,
245 CONFIG_SYS_PCIE2_PHYS_SIZE,
246 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
247 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
249 { CONFIG_SYS_PCIE3_PHYS_ADDR, CONFIG_SYS_PCIE3_PHYS_ADDR,
250 CONFIG_SYS_PCIE3_PHYS_SIZE,
251 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
252 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
254 #if defined(CONFIG_ARCH_LS2080A) || defined(CONFIG_ARCH_LX2160A)
255 { CONFIG_SYS_PCIE4_PHYS_ADDR, CONFIG_SYS_PCIE4_PHYS_ADDR,
256 CONFIG_SYS_PCIE4_PHYS_SIZE,
257 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
258 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
261 { CONFIG_SYS_FSL_WRIOP1_BASE, CONFIG_SYS_FSL_WRIOP1_BASE,
262 CONFIG_SYS_FSL_WRIOP1_SIZE,
263 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
264 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
266 { CONFIG_SYS_FSL_AIOP1_BASE, CONFIG_SYS_FSL_AIOP1_BASE,
267 CONFIG_SYS_FSL_AIOP1_SIZE,
268 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
269 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
271 { CONFIG_SYS_FSL_PEBUF_BASE, CONFIG_SYS_FSL_PEBUF_BASE,
272 CONFIG_SYS_FSL_PEBUF_SIZE,
273 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
274 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
276 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
277 CONFIG_SYS_FSL_DRAM_SIZE2,
278 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
279 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
281 #ifdef CONFIG_SYS_FSL_DRAM_BASE3
282 { CONFIG_SYS_FSL_DRAM_BASE3, CONFIG_SYS_FSL_DRAM_BASE3,
283 CONFIG_SYS_FSL_DRAM_SIZE3,
284 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
285 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
288 #elif defined(CONFIG_FSL_LSCH2)
289 { CONFIG_SYS_FSL_BOOTROM_BASE, CONFIG_SYS_FSL_BOOTROM_BASE,
290 CONFIG_SYS_FSL_BOOTROM_SIZE,
291 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
292 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
294 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
295 CONFIG_SYS_FSL_CCSR_SIZE,
296 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
297 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
299 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
300 SYS_FSL_OCRAM_SPACE_SIZE,
301 PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
303 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
304 CONFIG_SYS_FSL_DCSR_SIZE,
305 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
306 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
308 { CONFIG_SYS_FSL_QSPI_BASE, CONFIG_SYS_FSL_QSPI_BASE,
309 CONFIG_SYS_FSL_QSPI_SIZE,
310 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
311 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
313 #ifdef CONFIG_FSL_IFC
314 { CONFIG_SYS_FSL_IFC_BASE, CONFIG_SYS_FSL_IFC_BASE,
315 CONFIG_SYS_FSL_IFC_SIZE,
316 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
319 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
320 CONFIG_SYS_FSL_DRAM_SIZE1,
321 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
322 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
324 { CONFIG_SYS_FSL_QBMAN_BASE, CONFIG_SYS_FSL_QBMAN_BASE,
325 CONFIG_SYS_FSL_QBMAN_SIZE,
326 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
327 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
329 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
330 CONFIG_SYS_FSL_DRAM_SIZE2,
331 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
332 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
334 { CONFIG_SYS_PCIE1_PHYS_ADDR, CONFIG_SYS_PCIE1_PHYS_ADDR,
335 CONFIG_SYS_PCIE1_PHYS_SIZE,
336 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
337 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
339 { CONFIG_SYS_PCIE2_PHYS_ADDR, CONFIG_SYS_PCIE2_PHYS_ADDR,
340 CONFIG_SYS_PCIE2_PHYS_SIZE,
341 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
342 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
344 { CONFIG_SYS_PCIE3_PHYS_ADDR, CONFIG_SYS_PCIE3_PHYS_ADDR,
345 CONFIG_SYS_PCIE3_PHYS_SIZE,
346 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
347 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
349 { CONFIG_SYS_FSL_DRAM_BASE3, CONFIG_SYS_FSL_DRAM_BASE3,
350 CONFIG_SYS_FSL_DRAM_SIZE3,
351 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
352 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
355 #ifdef CONFIG_SYS_MEM_RESERVE_SECURE
356 {}, /* space holder for secure mem */
361 struct mm_region *mem_map = early_map;
363 void cpu_name(char *name)
365 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
366 unsigned int i, svr, ver;
368 svr = gur_in32(&gur->svr);
369 ver = SVR_SOC_VER(svr);
371 for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++)
372 if ((cpu_type_list[i].soc_ver & SVR_WO_E) == ver) {
373 strcpy(name, cpu_type_list[i].name);
374 #ifdef CONFIG_ARCH_LX2160A
375 if (IS_C_PROCESSOR(svr))
379 if (IS_E_PROCESSOR(svr))
382 sprintf(name + strlen(name), " Rev%d.%d",
383 SVR_MAJ(svr), SVR_MIN(svr));
387 if (i == ARRAY_SIZE(cpu_type_list))
388 strcpy(name, "unknown");
391 #if !CONFIG_IS_ENABLED(SYS_DCACHE_OFF)
393 * To start MMU before DDR is available, we create MMU table in SRAM.
394 * The base address of SRAM is CONFIG_SYS_FSL_OCRAM_BASE. We use three
395 * levels of translation tables here to cover 40-bit address space.
396 * We use 4KB granule size, with 40 bits physical address, T0SZ=24
397 * Address above EARLY_PGTABLE_SIZE (0x5000) is free for other purpose.
398 * Note, the debug print in cache_v8.c is not usable for debugging
399 * these early MMU tables because UART is not yet available.
401 static inline void early_mmu_setup(void)
403 unsigned int el = current_el();
405 /* global data is already setup, no allocation yet */
407 gd->arch.tlb_addr = CONFIG_SYS_FSL_OCRAM_BASE;
409 gd->arch.tlb_addr = CONFIG_SYS_DDR_SDRAM_BASE;
410 gd->arch.tlb_fillptr = gd->arch.tlb_addr;
411 gd->arch.tlb_size = EARLY_PGTABLE_SIZE;
413 /* Create early page tables */
416 /* point TTBR to the new table */
417 set_ttbr_tcr_mair(el, gd->arch.tlb_addr,
418 get_tcr(el, NULL, NULL) &
419 ~(TCR_ORGN_MASK | TCR_IRGN_MASK),
422 set_sctlr(get_sctlr() | CR_M);
425 static void fix_pcie_mmu_map(void)
427 #ifdef CONFIG_ARCH_LS2080A
430 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
432 svr = gur_in32(&gur->svr);
433 ver = SVR_SOC_VER(svr);
435 /* Fix PCIE base and size for LS2088A */
436 if ((ver == SVR_LS2088A) || (ver == SVR_LS2084A) ||
437 (ver == SVR_LS2048A) || (ver == SVR_LS2044A) ||
438 (ver == SVR_LS2081A) || (ver == SVR_LS2041A)) {
439 for (i = 0; i < ARRAY_SIZE(final_map); i++) {
440 switch (final_map[i].phys) {
441 case CONFIG_SYS_PCIE1_PHYS_ADDR:
442 final_map[i].phys = 0x2000000000ULL;
443 final_map[i].virt = 0x2000000000ULL;
444 final_map[i].size = 0x800000000ULL;
446 case CONFIG_SYS_PCIE2_PHYS_ADDR:
447 final_map[i].phys = 0x2800000000ULL;
448 final_map[i].virt = 0x2800000000ULL;
449 final_map[i].size = 0x800000000ULL;
451 case CONFIG_SYS_PCIE3_PHYS_ADDR:
452 final_map[i].phys = 0x3000000000ULL;
453 final_map[i].virt = 0x3000000000ULL;
454 final_map[i].size = 0x800000000ULL;
456 case CONFIG_SYS_PCIE4_PHYS_ADDR:
457 final_map[i].phys = 0x3800000000ULL;
458 final_map[i].virt = 0x3800000000ULL;
459 final_map[i].size = 0x800000000ULL;
470 * The final tables look similar to early tables, but different in detail.
471 * These tables are in DRAM. Sub tables are added to enable cache for
474 * Put the MMU table in secure memory if gd->arch.secure_ram is valid.
475 * OCRAM will be not used for this purpose so gd->arch.secure_ram can't be 0.
477 static inline void final_mmu_setup(void)
479 u64 tlb_addr_save = gd->arch.tlb_addr;
480 unsigned int el = current_el();
483 /* fix the final_map before filling in the block entries */
488 /* Update mapping for DDR to actual size */
489 for (index = 0; index < ARRAY_SIZE(final_map) - 2; index++) {
491 * Find the entry for DDR mapping and update the address and
492 * size. Zero-sized mapping will be skipped when creating MMU
495 switch (final_map[index].virt) {
496 case CONFIG_SYS_FSL_DRAM_BASE1:
497 final_map[index].virt = gd->bd->bi_dram[0].start;
498 final_map[index].phys = gd->bd->bi_dram[0].start;
499 final_map[index].size = gd->bd->bi_dram[0].size;
501 #ifdef CONFIG_SYS_FSL_DRAM_BASE2
502 case CONFIG_SYS_FSL_DRAM_BASE2:
503 #if (CONFIG_NR_DRAM_BANKS >= 2)
504 final_map[index].virt = gd->bd->bi_dram[1].start;
505 final_map[index].phys = gd->bd->bi_dram[1].start;
506 final_map[index].size = gd->bd->bi_dram[1].size;
508 final_map[index].size = 0;
512 #ifdef CONFIG_SYS_FSL_DRAM_BASE3
513 case CONFIG_SYS_FSL_DRAM_BASE3:
514 #if (CONFIG_NR_DRAM_BANKS >= 3)
515 final_map[index].virt = gd->bd->bi_dram[2].start;
516 final_map[index].phys = gd->bd->bi_dram[2].start;
517 final_map[index].size = gd->bd->bi_dram[2].size;
519 final_map[index].size = 0;
528 #ifdef CONFIG_SYS_MEM_RESERVE_SECURE
529 if (gd->arch.secure_ram & MEM_RESERVE_SECURE_MAINTAINED) {
532 * Only use gd->arch.secure_ram if the address is
533 * recalculated. Align to 4KB for MMU table.
535 /* put page tables in secure ram */
536 index = ARRAY_SIZE(final_map) - 2;
537 gd->arch.tlb_addr = gd->arch.secure_ram & ~0xfff;
538 final_map[index].virt = gd->arch.secure_ram & ~0x3;
539 final_map[index].phys = final_map[index].virt;
540 final_map[index].size = CONFIG_SYS_MEM_RESERVE_SECURE;
541 final_map[index].attrs = PTE_BLOCK_OUTER_SHARE;
542 gd->arch.secure_ram |= MEM_RESERVE_SECURE_SECURED;
543 tlb_addr_save = gd->arch.tlb_addr;
545 /* Use allocated (board_f.c) memory for TLB */
546 tlb_addr_save = gd->arch.tlb_allocated;
547 gd->arch.tlb_addr = tlb_addr_save;
552 /* Reset the fill ptr */
553 gd->arch.tlb_fillptr = tlb_addr_save;
555 /* Create normal system page tables */
558 /* Create emergency page tables */
559 gd->arch.tlb_addr = gd->arch.tlb_fillptr;
560 gd->arch.tlb_emerg = gd->arch.tlb_addr;
562 gd->arch.tlb_addr = tlb_addr_save;
564 /* Disable cache and MMU */
565 dcache_disable(); /* TLBs are invalidated */
566 invalidate_icache_all();
568 /* point TTBR to the new table */
569 set_ttbr_tcr_mair(el, gd->arch.tlb_addr, get_tcr(el, NULL, NULL),
572 set_sctlr(get_sctlr() | CR_M);
575 u64 get_page_table_size(void)
580 int arch_cpu_init(void)
583 * This function is called before U-Boot relocates itself to speed up
584 * on system running. It is not necessary to run if performance is not
585 * critical. Skip if MMU is already enabled by SPL or other means.
587 if (get_sctlr() & CR_M)
591 __asm_invalidate_dcache_all();
592 __asm_invalidate_tlb_all();
594 set_sctlr(get_sctlr() | CR_C);
604 * This function is called from common/board_r.c.
605 * It recreates MMU table in main memory.
607 void enable_caches(void)
610 __asm_invalidate_tlb_all();
614 #endif /* !CONFIG_IS_ENABLED(SYS_DCACHE_OFF) */
616 #ifdef CONFIG_TFABOOT
617 enum boot_src __get_boot_src(u32 porsr1)
619 enum boot_src src = BOOT_SOURCE_RESERVED;
620 u32 rcw_src = (porsr1 & RCW_SRC_MASK) >> RCW_SRC_BIT;
621 #if !defined(CONFIG_NXP_LSCH3_2)
624 debug("%s: rcw_src 0x%x\n", __func__, rcw_src);
626 #if defined(CONFIG_FSL_LSCH3)
627 #if defined(CONFIG_NXP_LSCH3_2)
629 case RCW_SRC_SDHC1_VAL:
630 src = BOOT_SOURCE_SD_MMC;
632 case RCW_SRC_SDHC2_VAL:
633 src = BOOT_SOURCE_SD_MMC2;
635 case RCW_SRC_I2C1_VAL:
636 src = BOOT_SOURCE_I2C1_EXTENDED;
638 case RCW_SRC_FLEXSPI_NAND2K_VAL:
639 src = BOOT_SOURCE_XSPI_NAND;
641 case RCW_SRC_FLEXSPI_NAND4K_VAL:
642 src = BOOT_SOURCE_XSPI_NAND;
644 case RCW_SRC_RESERVED_1_VAL:
645 src = BOOT_SOURCE_RESERVED;
647 case RCW_SRC_FLEXSPI_NOR_24B:
648 src = BOOT_SOURCE_XSPI_NOR;
651 src = BOOT_SOURCE_RESERVED;
654 val = rcw_src & RCW_SRC_TYPE_MASK;
655 if (val == RCW_SRC_NOR_VAL) {
656 val = rcw_src & NOR_TYPE_MASK;
661 src = BOOT_SOURCE_IFC_NOR;
664 src = BOOT_SOURCE_RESERVED;
667 /* RCW SRC Serial Flash */
668 val = rcw_src & RCW_SRC_SERIAL_MASK;
670 case RCW_SRC_QSPI_VAL:
671 /* RCW SRC Serial NOR (QSPI) */
672 src = BOOT_SOURCE_QSPI_NOR;
674 case RCW_SRC_SD_CARD_VAL:
675 /* RCW SRC SD Card */
676 src = BOOT_SOURCE_SD_MMC;
678 case RCW_SRC_EMMC_VAL:
680 src = BOOT_SOURCE_SD_MMC;
682 case RCW_SRC_I2C1_VAL:
683 /* RCW SRC I2C1 Extended */
684 src = BOOT_SOURCE_I2C1_EXTENDED;
687 src = BOOT_SOURCE_RESERVED;
691 #elif defined(CONFIG_FSL_LSCH2)
693 val = rcw_src & RCW_SRC_NAND_MASK;
694 if (val == RCW_SRC_NAND_VAL) {
695 val = rcw_src & NAND_RESERVED_MASK;
696 if (val != NAND_RESERVED_1 && val != NAND_RESERVED_2)
697 src = BOOT_SOURCE_IFC_NAND;
701 val = rcw_src & RCW_SRC_NOR_MASK;
702 if (val == NOR_8B_VAL || val == NOR_16B_VAL) {
703 src = BOOT_SOURCE_IFC_NOR;
708 src = BOOT_SOURCE_QSPI_NOR;
711 src = BOOT_SOURCE_SD_MMC;
714 src = BOOT_SOURCE_RESERVED;
720 if (CONFIG_IS_ENABLED(SYS_FSL_ERRATUM_A010539) && !rcw_src)
721 src = BOOT_SOURCE_QSPI_NOR;
723 debug("%s: src 0x%x\n", __func__, src);
727 enum boot_src get_boot_src(void)
732 #if defined(CONFIG_FSL_LSCH3)
733 u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
734 #elif defined(CONFIG_FSL_LSCH2)
735 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
738 if (current_el() == 2) {
739 regs.regs[0] = SIP_SVC_RCW;
743 porsr1 = regs.regs[1];
746 if (current_el() == 3 || !porsr1) {
747 #ifdef CONFIG_FSL_LSCH3
748 porsr1 = in_le32(dcfg_ccsr + DCFG_PORSR1 / 4);
749 #elif defined(CONFIG_FSL_LSCH2)
750 porsr1 = in_be32(&gur->porsr1);
754 debug("%s: porsr1 0x%x\n", __func__, porsr1);
756 return __get_boot_src(porsr1);
759 #ifdef CONFIG_ENV_IS_IN_MMC
760 int mmc_get_env_dev(void)
762 enum boot_src src = get_boot_src();
763 int dev = CONFIG_SYS_MMC_ENV_DEV;
766 case BOOT_SOURCE_SD_MMC:
769 case BOOT_SOURCE_SD_MMC2:
780 enum env_location env_get_location(enum env_operation op, int prio)
782 enum boot_src src = get_boot_src();
783 enum env_location env_loc = ENVL_NOWHERE;
788 #ifdef CONFIG_CHAIN_OF_TRUST
790 * If Boot Mode is Secure, return ENVL_NOWHERE
792 if (fsl_check_boot_mode_secure() == 1)
797 case BOOT_SOURCE_IFC_NOR:
798 env_loc = ENVL_FLASH;
800 case BOOT_SOURCE_QSPI_NOR:
802 case BOOT_SOURCE_XSPI_NOR:
803 env_loc = ENVL_SPI_FLASH;
805 case BOOT_SOURCE_IFC_NAND:
807 case BOOT_SOURCE_QSPI_NAND:
809 case BOOT_SOURCE_XSPI_NAND:
812 case BOOT_SOURCE_SD_MMC:
814 case BOOT_SOURCE_SD_MMC2:
817 case BOOT_SOURCE_I2C1_EXTENDED:
823 #ifdef CONFIG_CHAIN_OF_TRUST
828 #endif /* CONFIG_TFABOOT */
830 u32 initiator_type(u32 cluster, int init_id)
832 struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
833 u32 idx = (cluster >> (init_id * 8)) & TP_CLUSTER_INIT_MASK;
836 type = gur_in32(&gur->tp_ityp[idx]);
837 if (type & TP_ITYP_AV)
843 u32 cpu_pos_mask(void)
845 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
847 u32 cluster, type, mask = 0;
852 cluster = gur_in32(&gur->tp_cluster[i].lower);
853 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
854 type = initiator_type(cluster, j);
855 if (type && (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_ARM))
856 mask |= 1 << (i * TP_INIT_PER_CLUSTER + j);
859 } while ((cluster & TP_CLUSTER_EOC) == 0x0);
866 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
867 int i = 0, count = 0;
868 u32 cluster, type, mask = 0;
873 cluster = gur_in32(&gur->tp_cluster[i].lower);
874 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
875 type = initiator_type(cluster, j);
877 if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_ARM)
883 } while ((cluster & TP_CLUSTER_EOC) == 0x0);
889 * Return the number of cores on this SOC.
891 int cpu_numcores(void)
893 return hweight32(cpu_mask());
896 int fsl_qoriq_core_to_cluster(unsigned int core)
898 struct ccsr_gur __iomem *gur =
899 (void __iomem *)(CONFIG_SYS_FSL_GUTS_ADDR);
900 int i = 0, count = 0;
906 cluster = gur_in32(&gur->tp_cluster[i].lower);
907 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
908 if (initiator_type(cluster, j)) {
915 } while ((cluster & TP_CLUSTER_EOC) == 0x0);
917 return -1; /* cannot identify the cluster */
920 u32 fsl_qoriq_core_to_type(unsigned int core)
922 struct ccsr_gur __iomem *gur =
923 (void __iomem *)(CONFIG_SYS_FSL_GUTS_ADDR);
924 int i = 0, count = 0;
930 cluster = gur_in32(&gur->tp_cluster[i].lower);
931 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
932 type = initiator_type(cluster, j);
940 } while ((cluster & TP_CLUSTER_EOC) == 0x0);
942 return -1; /* cannot identify the cluster */
945 #ifndef CONFIG_FSL_LSCH3
948 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
950 return gur_in32(&gur->svr);
954 #ifdef CONFIG_DISPLAY_CPUINFO
955 int print_cpuinfo(void)
957 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
958 struct sys_info sysinfo;
960 unsigned int i, core;
961 u32 type, rcw, svr = gur_in32(&gur->svr);
966 printf(" %s (0x%x)\n", buf, svr);
967 memset((u8 *)buf, 0x00, ARRAY_SIZE(buf));
968 get_sys_info(&sysinfo);
969 puts("Clock Configuration:");
970 for_each_cpu(i, core, cpu_numcores(), cpu_mask()) {
973 type = TP_ITYP_VER(fsl_qoriq_core_to_type(core));
974 printf("CPU%d(%s):%-4s MHz ", core,
975 type == TY_ITYP_VER_A7 ? "A7 " :
976 (type == TY_ITYP_VER_A53 ? "A53" :
977 (type == TY_ITYP_VER_A57 ? "A57" :
978 (type == TY_ITYP_VER_A72 ? "A72" : " "))),
979 strmhz(buf, sysinfo.freq_processor[core]));
981 /* Display platform clock as Bus frequency. */
982 printf("\n Bus: %-4s MHz ",
983 strmhz(buf, sysinfo.freq_systembus / CONFIG_SYS_FSL_PCLK_DIV));
984 printf("DDR: %-4s MT/s", strmhz(buf, sysinfo.freq_ddrbus));
985 #ifdef CONFIG_SYS_DPAA_FMAN
986 printf(" FMAN: %-4s MHz", strmhz(buf, sysinfo.freq_fman[0]));
988 #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
989 if (soc_has_dp_ddr()) {
990 printf(" DP-DDR: %-4s MT/s",
991 strmhz(buf, sysinfo.freq_ddrbus2));
997 * Display the RCW, so that no one gets confused as to what RCW
998 * we're actually using for this boot.
1000 puts("Reset Configuration Word (RCW):");
1001 for (i = 0; i < ARRAY_SIZE(gur->rcwsr); i++) {
1002 rcw = gur_in32(&gur->rcwsr[i]);
1004 printf("\n %08x:", i * 4);
1005 printf(" %08x", rcw);
1013 #ifdef CONFIG_FSL_ESDHC
1014 int cpu_mmc_init(bd_t *bis)
1016 return fsl_esdhc_mmc_init(bis);
1020 int cpu_eth_init(bd_t *bis)
1024 #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
1025 error = fsl_mc_ldpaa_init(bis);
1027 #ifdef CONFIG_FMAN_ENET
1028 fm_standard_init(bis);
1033 static inline int check_psci(void)
1035 unsigned int psci_ver;
1037 psci_ver = sec_firmware_support_psci_version();
1038 if (psci_ver == PSCI_INVALID_VER)
1044 static void config_core_prefetch(void)
1047 char buffer[HWCONFIG_BUFFER_SIZE];
1048 const char *prefetch_arg = NULL;
1051 struct pt_regs regs;
1053 if (env_get_f("hwconfig", buffer, sizeof(buffer)) > 0)
1056 prefetch_arg = hwconfig_subarg_f("core_prefetch", "disable",
1060 mask = simple_strtoul(prefetch_arg, NULL, 0) & 0xff;
1062 printf("Core0 prefetch can't be disabled\n");
1066 #define SIP_PREFETCH_DISABLE_64 0xC200FF13
1067 regs.regs[0] = SIP_PREFETCH_DISABLE_64;
1068 regs.regs[1] = mask;
1072 printf("Prefetch disable config failed for mask ");
1074 printf("Prefetch disable config passed for mask ");
1075 printf("0x%x\n", mask);
1079 int arch_early_init_r(void)
1081 #ifdef CONFIG_SYS_FSL_ERRATUM_A009635
1084 * erratum A009635 is valid only for LS2080A SoC and
1085 * its personalitiesi
1087 svr_dev_id = get_svr();
1088 if (IS_SVR_DEV(svr_dev_id, SVR_DEV(SVR_LS2080A)))
1091 #if defined(CONFIG_SYS_FSL_ERRATUM_A009942) && defined(CONFIG_SYS_FSL_DDR)
1092 erratum_a009942_check_cpo();
1095 debug("PSCI: PSCI does not exist.\n");
1097 /* if PSCI does not exist, boot secondary cores here */
1098 if (fsl_layerscape_wake_seconday_cores())
1099 printf("Did not wake secondary cores\n");
1102 config_core_prefetch();
1104 #ifdef CONFIG_SYS_HAS_SERDES
1107 #ifdef CONFIG_SYS_FSL_HAS_RGMII
1108 /* some dpmacs in armv8a based freescale layerscape SOCs can be
1109 * configured via both serdes(sgmii, xfi, xlaui etc) bits and via
1110 * EC*_PMUX(rgmii) bits in RCW.
1111 * e.g. dpmac 17 and 18 in LX2160A can be configured as SGMII from
1112 * serdes bits and as RGMII via EC1_PMUX/EC2_PMUX bits
1113 * Now if a dpmac is enabled by serdes bits then it takes precedence
1114 * over EC*_PMUX bits. i.e. in LX2160A if we select serdes protocol
1115 * that configures dpmac17 as SGMII and set the EC1_PMUX as RGMII,
1116 * then the dpmac is SGMII and not RGMII.
1118 * Therefore, move the fsl_rgmii_init after fsl_serdes_init. in
1119 * fsl_rgmii_init function of SOC, we will check if the dpmac is enabled
1120 * or not? if it is (fsl_serdes_init has already enabled the dpmac),
1121 * then don't enable it.
1125 #ifdef CONFIG_FMAN_ENET
1128 #ifdef CONFIG_SYS_DPAA_QBMAN
1129 setup_qbman_portals();
1134 int timer_init(void)
1136 u32 __iomem *cntcr = (u32 *)CONFIG_SYS_FSL_TIMER_ADDR;
1137 #ifdef CONFIG_FSL_LSCH3
1138 u32 __iomem *cltbenr = (u32 *)CONFIG_SYS_FSL_PMU_CLTBENR;
1140 #if defined(CONFIG_ARCH_LS2080A) || defined(CONFIG_ARCH_LS1088A)
1141 u32 __iomem *pctbenr = (u32 *)FSL_PMU_PCTBENR_OFFSET;
1144 #ifdef COUNTER_FREQUENCY_REAL
1145 unsigned long cntfrq = COUNTER_FREQUENCY_REAL;
1147 /* Update with accurate clock frequency */
1148 if (current_el() == 3)
1149 asm volatile("msr cntfrq_el0, %0" : : "r" (cntfrq) : "memory");
1152 #ifdef CONFIG_FSL_LSCH3
1153 /* Enable timebase for all clusters.
1154 * It is safe to do so even some clusters are not enabled.
1156 out_le32(cltbenr, 0xf);
1159 #if defined(CONFIG_ARCH_LS2080A) || defined(CONFIG_ARCH_LS1088A)
1161 * In certain Layerscape SoCs, the clock for each core's
1162 * has an enable bit in the PMU Physical Core Time Base Enable
1163 * Register (PCTBENR), which allows the watchdog to operate.
1165 setbits_le32(pctbenr, 0xff);
1167 * For LS2080A SoC and its personalities, timer controller
1168 * offset is different
1170 svr_dev_id = get_svr();
1171 if (IS_SVR_DEV(svr_dev_id, SVR_DEV(SVR_LS2080A)))
1172 cntcr = (u32 *)SYS_FSL_LS2080A_LS2085A_TIMER_ADDR;
1176 /* Enable clock for timer
1177 * This is a global setting.
1179 out_le32(cntcr, 0x1);
1184 __efi_runtime_data u32 __iomem *rstcr = (u32 *)CONFIG_SYS_FSL_RST_ADDR;
1186 void __efi_runtime reset_cpu(ulong addr)
1190 #ifdef CONFIG_ARCH_LX2160A
1191 val = in_le32(rstcr);
1193 out_le32(rstcr, val);
1195 /* Raise RESET_REQ_B */
1196 val = scfg_in32(rstcr);
1198 scfg_out32(rstcr, val);
1202 #ifdef CONFIG_EFI_LOADER
1204 void __efi_runtime EFIAPI efi_reset_system(
1205 enum efi_reset_type reset_type,
1206 efi_status_t reset_status,
1207 unsigned long data_size, void *reset_data)
1209 switch (reset_type) {
1210 case EFI_RESET_COLD:
1211 case EFI_RESET_WARM:
1212 case EFI_RESET_PLATFORM_SPECIFIC:
1215 case EFI_RESET_SHUTDOWN:
1216 /* Nothing we can do */
1223 efi_status_t efi_reset_system_init(void)
1225 return efi_add_runtime_mmio(&rstcr, sizeof(*rstcr));
1231 * Calculate reserved memory with given memory bank
1232 * Return aligned memory size on success
1233 * Return (ram_size + needed size) for failure
1235 phys_size_t board_reserve_ram_top(phys_size_t ram_size)
1237 phys_size_t ram_top = ram_size;
1239 #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
1240 ram_top = mc_get_dram_block_size();
1241 if (ram_top > ram_size)
1242 return ram_size + ram_top;
1244 ram_top = ram_size - ram_top;
1245 /* The start address of MC reserved memory needs to be aligned. */
1246 ram_top &= ~(CONFIG_SYS_MC_RSV_MEM_ALIGN - 1);
1249 return ram_size - ram_top;
1252 phys_size_t get_effective_memsize(void)
1254 phys_size_t ea_size, rem = 0;
1257 * For ARMv8 SoCs, DDR memory is split into two or three regions. The
1258 * first region is 2GB space at 0x8000_0000. Secure memory needs to
1259 * allocated from first region. If the memory extends to the second
1260 * region (or the third region if applicable), Management Complex (MC)
1261 * memory should be put into the highest region, i.e. the end of DDR
1262 * memory. CONFIG_MAX_MEM_MAPPED is set to the size of first region so
1263 * U-Boot doesn't relocate itself into higher address. Should DDR be
1264 * configured to skip the first region, this function needs to be
1267 if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
1268 ea_size = CONFIG_MAX_MEM_MAPPED;
1269 rem = gd->ram_size - ea_size;
1271 ea_size = gd->ram_size;
1274 #ifdef CONFIG_SYS_MEM_RESERVE_SECURE
1275 /* Check if we have enough space for secure memory */
1276 if (ea_size > CONFIG_SYS_MEM_RESERVE_SECURE)
1277 ea_size -= CONFIG_SYS_MEM_RESERVE_SECURE;
1279 printf("Error: No enough space for secure memory.\n");
1281 /* Check if we have enough memory for MC */
1282 if (rem < board_reserve_ram_top(rem)) {
1283 /* Not enough memory in high region to reserve */
1284 if (ea_size > board_reserve_ram_top(ea_size))
1285 ea_size -= board_reserve_ram_top(ea_size);
1287 printf("Error: No enough space for reserved memory.\n");
1293 #ifdef CONFIG_TFABOOT
1294 phys_size_t tfa_get_dram_size(void)
1296 struct pt_regs regs;
1297 phys_size_t dram_size = 0;
1299 regs.regs[0] = SMC_DRAM_BANK_INFO;
1306 dram_size = regs.regs[1];
1310 static int tfa_dram_init_banksize(void)
1313 struct pt_regs regs;
1314 phys_size_t dram_size = tfa_get_dram_size();
1316 debug("dram_size %llx\n", dram_size);
1322 regs.regs[0] = SMC_DRAM_BANK_INFO;
1331 debug("bank[%d]: start %lx, size %lx\n", i, regs.regs[1],
1333 gd->bd->bi_dram[i].start = regs.regs[1];
1334 gd->bd->bi_dram[i].size = regs.regs[2];
1336 dram_size -= gd->bd->bi_dram[i].size;
1339 } while (dram_size);
1344 #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
1345 /* Assign memory for MC */
1346 #ifdef CONFIG_SYS_DDR_BLOCK3_BASE
1347 if (gd->bd->bi_dram[2].size >=
1348 board_reserve_ram_top(gd->bd->bi_dram[2].size)) {
1349 gd->arch.resv_ram = gd->bd->bi_dram[2].start +
1350 gd->bd->bi_dram[2].size -
1351 board_reserve_ram_top(gd->bd->bi_dram[2].size);
1355 if (gd->bd->bi_dram[1].size >=
1356 board_reserve_ram_top(gd->bd->bi_dram[1].size)) {
1357 gd->arch.resv_ram = gd->bd->bi_dram[1].start +
1358 gd->bd->bi_dram[1].size -
1359 board_reserve_ram_top(gd->bd->bi_dram[1].size);
1360 } else if (gd->bd->bi_dram[0].size >
1361 board_reserve_ram_top(gd->bd->bi_dram[0].size)) {
1362 gd->arch.resv_ram = gd->bd->bi_dram[0].start +
1363 gd->bd->bi_dram[0].size -
1364 board_reserve_ram_top(gd->bd->bi_dram[0].size);
1367 #endif /* CONFIG_FSL_MC_ENET */
1373 int dram_init_banksize(void)
1375 #ifdef CONFIG_SYS_DP_DDR_BASE_PHY
1376 phys_size_t dp_ddr_size;
1379 #ifdef CONFIG_TFABOOT
1380 if (!tfa_dram_init_banksize())
1384 * gd->ram_size has the total size of DDR memory, less reserved secure
1385 * memory. The DDR extends from low region to high region(s) presuming
1386 * no hole is created with DDR configuration. gd->arch.secure_ram tracks
1387 * the location of secure memory. gd->arch.resv_ram tracks the location
1388 * of reserved memory for Management Complex (MC). Because gd->ram_size
1389 * is reduced by this function if secure memory is reserved, checking
1390 * gd->arch.secure_ram should be done to avoid running it repeatedly.
1393 #ifdef CONFIG_SYS_MEM_RESERVE_SECURE
1394 if (gd->arch.secure_ram & MEM_RESERVE_SECURE_MAINTAINED) {
1395 debug("No need to run again, skip %s\n", __func__);
1401 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
1402 if (gd->ram_size > CONFIG_SYS_DDR_BLOCK1_SIZE) {
1403 gd->bd->bi_dram[0].size = CONFIG_SYS_DDR_BLOCK1_SIZE;
1404 gd->bd->bi_dram[1].start = CONFIG_SYS_DDR_BLOCK2_BASE;
1405 gd->bd->bi_dram[1].size = gd->ram_size -
1406 CONFIG_SYS_DDR_BLOCK1_SIZE;
1407 #ifdef CONFIG_SYS_DDR_BLOCK3_BASE
1408 if (gd->bi_dram[1].size > CONFIG_SYS_DDR_BLOCK2_SIZE) {
1409 gd->bd->bi_dram[2].start = CONFIG_SYS_DDR_BLOCK3_BASE;
1410 gd->bd->bi_dram[2].size = gd->bd->bi_dram[1].size -
1411 CONFIG_SYS_DDR_BLOCK2_SIZE;
1412 gd->bd->bi_dram[1].size = CONFIG_SYS_DDR_BLOCK2_SIZE;
1416 gd->bd->bi_dram[0].size = gd->ram_size;
1418 #ifdef CONFIG_SYS_MEM_RESERVE_SECURE
1419 if (gd->bd->bi_dram[0].size >
1420 CONFIG_SYS_MEM_RESERVE_SECURE) {
1421 gd->bd->bi_dram[0].size -=
1422 CONFIG_SYS_MEM_RESERVE_SECURE;
1423 gd->arch.secure_ram = gd->bd->bi_dram[0].start +
1424 gd->bd->bi_dram[0].size;
1425 gd->arch.secure_ram |= MEM_RESERVE_SECURE_MAINTAINED;
1426 gd->ram_size -= CONFIG_SYS_MEM_RESERVE_SECURE;
1428 #endif /* CONFIG_SYS_MEM_RESERVE_SECURE */
1430 #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
1431 /* Assign memory for MC */
1432 #ifdef CONFIG_SYS_DDR_BLOCK3_BASE
1433 if (gd->bd->bi_dram[2].size >=
1434 board_reserve_ram_top(gd->bd->bi_dram[2].size)) {
1435 gd->arch.resv_ram = gd->bd->bi_dram[2].start +
1436 gd->bd->bi_dram[2].size -
1437 board_reserve_ram_top(gd->bd->bi_dram[2].size);
1441 if (gd->bd->bi_dram[1].size >=
1442 board_reserve_ram_top(gd->bd->bi_dram[1].size)) {
1443 gd->arch.resv_ram = gd->bd->bi_dram[1].start +
1444 gd->bd->bi_dram[1].size -
1445 board_reserve_ram_top(gd->bd->bi_dram[1].size);
1446 } else if (gd->bd->bi_dram[0].size >
1447 board_reserve_ram_top(gd->bd->bi_dram[0].size)) {
1448 gd->arch.resv_ram = gd->bd->bi_dram[0].start +
1449 gd->bd->bi_dram[0].size -
1450 board_reserve_ram_top(gd->bd->bi_dram[0].size);
1453 #endif /* CONFIG_FSL_MC_ENET */
1455 #ifdef CONFIG_SYS_DP_DDR_BASE_PHY
1456 #ifdef CONFIG_SYS_DDR_BLOCK3_BASE
1457 #error "This SoC shouldn't have DP DDR"
1459 if (soc_has_dp_ddr()) {
1460 /* initialize DP-DDR here */
1463 * DDR controller use 0 as the base address for binding.
1464 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
1466 dp_ddr_size = fsl_other_ddr_sdram(CONFIG_SYS_DP_DDR_BASE_PHY,
1468 CONFIG_DP_DDR_NUM_CTRLS,
1469 CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR,
1472 gd->bd->bi_dram[2].start = CONFIG_SYS_DP_DDR_BASE;
1473 gd->bd->bi_dram[2].size = dp_ddr_size;
1475 puts("Not detected");
1480 #ifdef CONFIG_SYS_MEM_RESERVE_SECURE
1481 debug("%s is called. gd->ram_size is reduced to %lu\n",
1482 __func__, (ulong)gd->ram_size);
1488 #if CONFIG_IS_ENABLED(EFI_LOADER)
1489 void efi_add_known_memory(void)
1492 phys_addr_t ram_start, start;
1493 phys_size_t ram_size;
1497 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
1498 #ifdef CONFIG_SYS_DP_DDR_BASE_PHY
1499 #ifdef CONFIG_SYS_DDR_BLOCK3_BASE
1500 #error "This SoC shouldn't have DP DDR"
1503 continue; /* skip DP-DDR */
1505 ram_start = gd->bd->bi_dram[i].start;
1506 ram_size = gd->bd->bi_dram[i].size;
1507 #ifdef CONFIG_RESV_RAM
1508 if (gd->arch.resv_ram >= ram_start &&
1509 gd->arch.resv_ram < ram_start + ram_size)
1510 ram_size = gd->arch.resv_ram - ram_start;
1512 start = (ram_start + EFI_PAGE_MASK) & ~EFI_PAGE_MASK;
1513 pages = (ram_size + EFI_PAGE_MASK) >> EFI_PAGE_SHIFT;
1515 efi_add_memory_map(start, pages, EFI_CONVENTIONAL_MEMORY,
1522 * Before DDR size is known, early MMU table have DDR mapped as device memory
1523 * to avoid speculative access. To relocate U-Boot to DDR, "normal memory"
1524 * needs to be set for these mappings.
1525 * If a special case configures DDR with holes in the mapping, the holes need
1526 * to be marked as invalid. This is not implemented in this function.
1528 void update_early_mmu_table(void)
1530 if (!gd->arch.tlb_addr)
1533 if (gd->ram_size <= CONFIG_SYS_FSL_DRAM_SIZE1) {
1534 mmu_change_region_attr(
1535 CONFIG_SYS_SDRAM_BASE,
1537 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
1538 PTE_BLOCK_OUTER_SHARE |
1542 mmu_change_region_attr(
1543 CONFIG_SYS_SDRAM_BASE,
1544 CONFIG_SYS_DDR_BLOCK1_SIZE,
1545 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
1546 PTE_BLOCK_OUTER_SHARE |
1549 #ifdef CONFIG_SYS_DDR_BLOCK3_BASE
1550 #ifndef CONFIG_SYS_DDR_BLOCK2_SIZE
1551 #error "Missing CONFIG_SYS_DDR_BLOCK2_SIZE"
1553 if (gd->ram_size - CONFIG_SYS_DDR_BLOCK1_SIZE >
1554 CONFIG_SYS_DDR_BLOCK2_SIZE) {
1555 mmu_change_region_attr(
1556 CONFIG_SYS_DDR_BLOCK2_BASE,
1557 CONFIG_SYS_DDR_BLOCK2_SIZE,
1558 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
1559 PTE_BLOCK_OUTER_SHARE |
1562 mmu_change_region_attr(
1563 CONFIG_SYS_DDR_BLOCK3_BASE,
1565 CONFIG_SYS_DDR_BLOCK1_SIZE -
1566 CONFIG_SYS_DDR_BLOCK2_SIZE,
1567 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
1568 PTE_BLOCK_OUTER_SHARE |
1574 mmu_change_region_attr(
1575 CONFIG_SYS_DDR_BLOCK2_BASE,
1577 CONFIG_SYS_DDR_BLOCK1_SIZE,
1578 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
1579 PTE_BLOCK_OUTER_SHARE |
1586 __weak int dram_init(void)
1589 #if (!defined(CONFIG_SPL) && !defined(CONFIG_TFABOOT)) || \
1590 defined(CONFIG_SPL_BUILD)
1591 /* This will break-before-make MMU for DDR */
1592 update_early_mmu_table();