2 * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net>
4 * (C) Copyright 2007-2011
5 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6 * Tom Cubie <tangliang@allwinnertech.com>
8 * Some init for sunxi platform.
10 * SPDX-License-Identifier: GPL-2.0+
16 #ifdef CONFIG_SPL_BUILD
21 #include <asm/arch/clock.h>
22 #include <asm/arch/gpio.h>
23 #include <asm/arch/sys_proto.h>
24 #include <asm/arch/timer.h>
26 #include <linux/compiler.h>
37 struct fel_stash fel_stash __attribute__((section(".data")));
39 static int gpio_init(void)
41 #if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F)
42 #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
43 /* disable GPB22,23 as uart0 tx,rx to avoid conflict */
44 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT);
45 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT);
47 #if defined(CONFIG_MACH_SUN8I)
48 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0_TX);
49 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0_RX);
51 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0_TX);
52 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0_RX);
54 sunxi_gpio_set_pull(SUNXI_GPF(4), 1);
55 #elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I))
56 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0);
57 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0);
58 sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP);
59 #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I)
60 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0);
61 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0);
62 sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP);
63 #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I)
64 sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0);
65 sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0);
66 sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP);
67 #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I)
68 sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0);
69 sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0);
70 sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP);
71 #elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
72 sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1);
73 sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1);
74 sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP);
75 #elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
76 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2);
77 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2);
78 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
79 #elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
80 sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART);
81 sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART);
82 sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP);
84 #error Unsupported console port number. Please fix pin mux settings in board.c
90 void spl_board_load_image(void)
92 debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr);
93 return_to_fel(fel_stash.sp, fel_stash.lr);
98 #if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I_A23
99 /* Magic (undocmented) value taken from boot0, without this DRAM
100 * access gets messed up (seems cache related) */
101 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
103 #if defined CONFIG_MACH_SUN6I || \
104 defined CONFIG_MACH_SUN7I || \
105 defined CONFIG_MACH_SUN8I
106 /* Enable SMP mode for CPU0, by setting bit 6 of Auxiliary Ctl reg */
108 "mrc p15, 0, r0, c1, c0, 1\n"
109 "orr r0, r0, #1 << 6\n"
110 "mcr p15, 0, r0, c1, c0, 1\n");
119 #ifdef CONFIG_SPL_BUILD
120 /* The sunxi internal brom will try to loader external bootloader
121 * from mmc0, nand flash, mmc2.
122 * Unfortunately we can't check how SPL was loaded so assume
123 * it's always the first SD/MMC controller
125 u32 spl_boot_device(void)
128 * When booting from the SD card, the "eGON.BT0" signature is expected
129 * to be found in memory at the address 0x0004 (see the "mksunxiboot"
130 * tool, which generates this header).
132 * When booting in the FEL mode over USB, this signature is patched in
133 * memory and replaced with something else by the 'fel' tool. This other
134 * signature is selected in such a way, that it can't be present in a
135 * valid bootable SD card image (because the BROM would refuse to
136 * execute the SPL in this case).
138 * This branch is just making a decision at runtime whether to load
139 * the main u-boot binary from the SD card (if the "eGON.BT0" signature
140 * is found) or return to the FEL code in the BROM to wait and receive
141 * the main u-boot binary over USB.
143 if (readl(4) == 0x4E4F4765 && readl(8) == 0x3054422E) /* eGON.BT0 */
144 return BOOT_DEVICE_MMC1;
146 return BOOT_DEVICE_BOARD;
149 /* No confirmation data available in SPL yet. Hardcode bootmode */
150 u32 spl_boot_mode(void)
152 return MMCSD_MODE_RAW;
155 void board_init_f(ulong dummy)
157 preloader_console_init();
159 #ifdef CONFIG_SPL_I2C_SUPPORT
160 /* Needed early by sunxi_board_init if PMU is enabled */
161 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
166 memset(__bss_start, 0, __bss_end - __bss_start);
168 board_init_r(NULL, 0);
172 void reset_cpu(ulong addr)
174 #ifdef CONFIG_SUNXI_GEN_SUN4I
175 static const struct sunxi_wdog *wdog =
176 &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
178 /* Set the watchdog for its shortest interval (.5s) and wait */
179 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
180 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
183 /* sun5i sometimes gets stuck without this */
184 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
187 #ifdef CONFIG_SUNXI_GEN_SUN6I
188 static const struct sunxi_wdog *wdog =
189 ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
191 /* Set the watchdog for its shortest interval (.5s) and wait */
192 writel(WDT_CFG_RESET, &wdog->cfg);
193 writel(WDT_MODE_EN, &wdog->mode);
194 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
199 #ifndef CONFIG_SYS_DCACHE_OFF
200 void enable_caches(void)
202 /* Enable D-cache. I-cache is already enabled in start.S */
207 #ifdef CONFIG_CMD_NET
209 * Initializes on-chip ethernet controllers.
210 * to override, implement board_eth_init()
212 int cpu_eth_init(bd_t *bis)
214 __maybe_unused int rc;
217 gpio_request(CONFIG_MACPWR, "macpwr");
218 gpio_direction_output(CONFIG_MACPWR, 1);
222 #ifdef CONFIG_SUNXI_GMAC
223 rc = sunxi_gmac_initialize(bis);
225 printf("sunxi: failed to initialize gmac\n");