2 * armboot - Startup Code for ARM1176 CPU-core
4 * Copyright (c) 2007 Samsung Electronics
7 * Guennadi Liakhovetki, DENX Software Engineering, <lg@denx.de>
9 * See file CREDITS for list of people who contributed to this
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * 2007-09-21 - Restructured codes by jsgood (jsgood.yang@samsung.com)
28 * 2007-09-21 - Added MoviNAND and OneNAND boot codes by
29 * jsgood (jsgood.yang@samsung.com)
30 * Base codes by scsuh (sc.suh)
33 #include <asm-offsets.h>
36 #ifdef CONFIG_ENABLE_MMU
37 #include <asm/proc/domain.h>
40 #if !defined(CONFIG_ENABLE_MMU) && !defined(CONFIG_SYS_PHY_UBOOT_BASE)
41 #define CONFIG_SYS_PHY_UBOOT_BASE CONFIG_SYS_UBOOT_BASE
45 *************************************************************************
47 * Jump vector table as in table 3.1 in [1]
49 *************************************************************************
54 #ifndef CONFIG_NAND_SPL
55 ldr pc, _undefined_instruction
56 ldr pc, _software_interrupt
57 ldr pc, _prefetch_abort
63 _undefined_instruction:
64 .word undefined_instruction
66 .word software_interrupt
78 .word 0x12345678 /* now 16*4=64 */
85 .balignl 16,0xdeadbeef
87 *************************************************************************
89 * Startup Code (reset vector)
91 * do important init only if we don't start from memory!
92 * setup Memory and board specific bits prior to relocation.
93 * relocate armboot to ram
96 *************************************************************************
101 #ifdef CONFIG_NAND_SPL /* deprecated, use instead CONFIG_SPL_BUILD */
102 .word CONFIG_SYS_TEXT_BASE
104 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
105 .word CONFIG_SPL_TEXT_BASE
107 .word CONFIG_SYS_TEXT_BASE
112 * Below variable is very important because we use MMU in U-Boot.
113 * Without it, we cannot run code correctly before MMU is ON.
117 .word CONFIG_SYS_PHY_UBOOT_BASE
120 * These are defined in the board-specific linker script.
121 * Subtracting _start from them lets the linker put their
122 * relative position in the executable instead of leaving
126 .globl _bss_start_ofs
128 .word __bss_start - _start
130 .globl _image_copy_end_ofs
132 .word __image_copy_end - _start
136 .word __bss_end - _start
142 /* IRQ stack memory (calculated at run-time) + 8 bytes */
143 .globl IRQ_STACK_START_IN
148 * the actual reset code
153 * set the cpu to SVC32 mode
161 *************************************************************************
163 * CPU_init_critical registers
165 * setup important registers
166 * setup memory timing
168 *************************************************************************
171 * we do sys-critical inits only at reboot,
172 * not when booting from ram!
176 * When booting from NAND - it has definitely been a reset, so, no need
177 * to flush caches and disable the MMU
179 #ifndef CONFIG_NAND_SPL
181 * flush v4 I/D caches
184 mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
185 mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
188 * disable MMU stuff and caches
190 mrc p15, 0, r0, c1, c0, 0
191 bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
192 bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
193 orr r0, r0, #0x00000002 @ set bit 2 (A) Align
194 orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
196 /* Prepare to disable the MMU */
197 adr r2, mmu_disable_phys
198 sub r2, r2, #(CONFIG_SYS_PHY_UBOOT_BASE - CONFIG_SYS_TEXT_BASE)
202 /* Run in a single cache-line */
204 mcr p15, 0, r0, c1, c0, 0
210 #ifdef CONFIG_DISABLE_TCM
214 mrc p15, 0, r0, c0, c0, 2 /* Return TCM details */
220 mcrne p15, 0, r1, c9, c1, 1 /* Disable Instruction TCM if present*/
222 mcrne p15, 0, r1, c9, c1, 0 /* Disable Data TCM if present*/
227 #ifdef CONFIG_PERIPORT_REMAP
228 /* Peri port setup */
229 ldr r0, =CONFIG_PERIPORT_BASE
230 orr r0, r0, #CONFIG_PERIPORT_SIZE
231 mcr p15,0,r0,c15,c2,4
235 * Go setup Memory and board specific bits prior to relocation.
237 bl lowlevel_init /* go setup pll,mux,memory */
241 /*------------------------------------------------------------------------------*/
244 * void relocate_code(addr_moni)
246 * This function relocates the monitor code.
250 mov r6, r0 /* save addr of destination */
253 subs r9, r6, r0 /* r9 <- relocation offset */
254 beq relocate_done /* skip relocation */
255 mov r1, r6 /* r1 <- scratch for copy_loop */
256 ldr r3, _image_copy_end_ofs
257 add r2, r0, r3 /* r2 <- source end address */
260 ldmia r0!, {r10-r11} /* copy from source address [r0] */
261 stmia r1!, {r10-r11} /* copy to target address [r1] */
262 cmp r0, r2 /* until source end address [r2] */
265 #ifndef CONFIG_SPL_BUILD
267 * fix .rel.dyn relocations
269 ldr r0, _TEXT_BASE /* r0 <- Text base */
270 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
271 add r10, r10, r0 /* r10 <- sym table in FLASH */
272 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
273 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
274 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
275 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
277 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
278 add r0, r0, r9 /* r0 <- location to fix up in RAM */
281 cmp r7, #23 /* relative fixup? */
283 cmp r7, #2 /* absolute fixup? */
285 /* ignore unknown type of fixup */
288 /* absolute fix: set location to (offset) symbol value */
289 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
290 add r1, r10, r1 /* r1 <- address of symbol in table */
291 ldr r1, [r1, #4] /* r1 <- symbol value */
292 add r1, r1, r9 /* r1 <- relocated sym addr */
295 /* relative fix: increase location by offset */
300 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
305 #ifdef CONFIG_ENABLE_MMU
307 /* enable domain access */
309 mcr p15, 0, r5, c3, c0, 0 /* load domain access register */
311 /* Set the TTB register */
312 ldr r0, _mmu_table_base
313 ldr r1, =CONFIG_SYS_PHY_UBOOT_BASE
317 mcr p15, 0, r1, c2, c0, 0
320 mrc p15, 0, r0, c1, c0, 0
321 orr r0, r0, #1 /* Set CR_M to enable MMU */
323 /* Prepare to enable the MMU */
333 /* Run in a single cache-line */
336 mcr p15, 0, r0, c1, c0, 0
348 .word __rel_dyn_start - _start
350 .word __rel_dyn_end - _start
352 .word __dynsym_start - _start
354 #ifdef CONFIG_ENABLE_MMU
359 .globl c_runtime_cpu_setup
364 #ifndef CONFIG_NAND_SPL
366 * we assume that cache operation is done before. (eg. cleanup_before_linux())
367 * actually, we don't need to do anything about cache if not use d-cache in
368 * U-Boot. So, in this function we clean only MMU. by scsuh
370 * void theLastJump(void *kernel, int arch_num, uint boot_params);
372 #ifdef CONFIG_ENABLE_MMU
377 ldr r4, _TEXT_PHY_BASE
378 adr r5, phy_last_jump
386 mrc p15, 0, r0, c1, c0, 0
387 bic r0, r0, #0x00002300 /* clear bits 13, 9:8 (--V- --RS) */
388 bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
389 orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
390 orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
391 mcr p15, 0, r0, c1, c0, 0
393 mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
401 *************************************************************************
405 *************************************************************************
410 #define S_FRAME_SIZE 72
432 #define MODE_SVC 0x13
436 * use bad_save_user_regs for abort/prefetch/undef/swi ...
439 .macro bad_save_user_regs
440 /* carve out a frame on current user stack */
441 sub sp, sp, #S_FRAME_SIZE
442 /* Save user registers (now in svc mode) r0-r12 */
445 ldr r2, IRQ_STACK_START_IN
446 /* get values for "aborted" pc and cpsr (into parm regs) */
448 /* grab pointer to old stack */
449 add r0, sp, #S_FRAME_SIZE
453 /* save sp_SVC, lr_SVC, pc, cpsr */
455 /* save current stack into r0 (param register) */
460 ldr r13, IRQ_STACK_START_IN @ setup our mode stack
462 /* save caller lr in position 0 of saved stack */
466 /* save spsr in position 1 of saved stack */
469 /* prepare SVC-Mode */
472 /* switch modes, make sure moves will execute */
474 /* capture return pc */
476 /* jump to next instruction & switch modes. */
480 .macro get_bad_stack_swi
481 /* space on current stack for scratch reg. */
483 /* save R0's value. */
485 ldr r13, IRQ_STACK_START_IN @ setup our mode stack
486 /* save caller lr in position 0 of saved stack */
490 /* save spsr in position 1 of saved stack */
494 /* pop stack entry */
502 undefined_instruction:
505 bl do_undefined_instruction
511 bl do_software_interrupt
542 #endif /* CONFIG_NAND_SPL */